### SY89202U # Precision 1:8 LVPECL Fanout Buffer with Three ÷1/÷2/÷4 Clock Divider Output Banks ### **General Description** The SY89202U is a precision, high-speed, integrated clock divider LVPECL fanout buffer capable of handling clocks up to 1.5GHz. Optimized for communications applications, the three independently controlled output banks are phase matched and can be configured for pass-through (÷1), ÷2 or ÷4 divide ratios. The differential input includes Micrel's unique, 3-pin input termination architecture that allows the user to interface to any AC- or DC-coupled signal as small as 100mV (200mV $_{pp}$ ) without any level shifting or termination resistor networks in the signal path. The low skew, low jitter outputs are 800mV, 100k compatible LVPECL, with extremely fast rise/fall times guaranteed to be less than 220ps. The EN (enable) input guarantees that the ÷1, ÷2 and ÷4 outputs will start from the same state without any runt pulse after an asynchronous MR (master reset) is asserted. This is accomplished by enabling the outputs after a four-clock delay to allow the counters to synchronize. The SY89202U is part of Micrel's Precision Edge<sup>®</sup> product family. All support documentation can be found at Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a> Precision Edge® #### **Features** - Three low-skew LVPECL output banks with programmable ÷1, ÷2 and ÷4 divider options - Three independently programmable output banks - Guaranteed AC performance over temp and voltage: - >1.5GHz clock frequency (f<sub>MAX</sub>) - <930ps In-to-Out t<sub>pd</sub> - $< 220 ps t_r/t_f$ - · Ultra-low jitter design: - <1ps<sub>RMS</sub> random jitter (RJ) - <10ps<sub>PP</sub> total jitter (clock) - Internal input termination - Patent-pending input termination and VT pin accepts DC-coupled and AC-coupled inputs (CML, PECL, LVDS) - 800mV LVPECL output swing - CMOS/TTL-compatible output enable (EN) and divider select control - Power supply 2.5V <u>+</u>5% or 3.3V <u>+</u>10% - -40°C to +85°C industrial temperature range - Available in 32-pin MLF<sup>®</sup> package ### **Applications** - All SONET/SDH channel select applications - All Fibre Channel multi-channel select applications - All Gigabit Ethernet multi-channel select Applications #### **Markets** - LAN/WAN - · Enterprise servers - ATE - · Test and measurement Precision Edge is a registered trademark of Micrel, Inc. MicroLeadFrame and MLF are registered trademarks of Amkor Technology. June 2006 M9999-061206-B # **Functional Block Diagram** SY89202U Micrel, Inc. # Ordering Information (1) | Part Number | Package<br>Type | Operating<br>Range | Package Marking | Lead<br>Finish | |-----------------------------|-----------------|--------------------|------------------------------------------|-------------------| | SY89202UMG | MLF-32 | Industrial | SY89202U with Pb-Free bar-line indicator | NiPdAu<br>Pb-Free | | SY89202UMGTR <sup>(2)</sup> | MLF-32 | Industrial | SY89202U with Pb-Free bar-line indicator | NiPdAu<br>Pb-Free | #### Notes: - 1. Contact factory for die availability. Dice are guaranteed at $T_A$ = 25°C, DC Electricals Only. - 2. Tape and Reel. ### **Pin Configuration** # **Pin Description** | Pin Number | Pin Name | Pin Function | |--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2, 7, 8 | DIVSEL1<br>DIVSEL2<br>DIVSEL3 | Single-Ended Inputs: These TTL/CMOS inputs select the divide ratio for each of the three banks of outputs. Note that each of these inputs is internally connected to a $25 \mbox{k}\Omega$ pull-up resistor and will default to logic HIGH state if left open. The input-switching threshold is $\mbox{V}_{\mbox{CC}}/2$ . | | 3, 6 | IN, /IN | Differential Input: This input pair is the differential signal input to the device. This input accepts AC- or DC-coupled signals as small as 100mV. The input pair internally terminates to a VT pin through $50\Omega$ . Note that these inputs will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details. | | 4 | VT | Input Termination Center-Tap: Each side of the differential input pair terminates to the VT pin. The VT pin provides a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. | | 5 | VREF-AC | Reference Voltage: This output biases to $V_{\text{CC}}$ –1.2V. It is used for AC-coupling inputs IN and /IN. For AC-coupled applications, connect $V_{\text{REF-AC}}$ directly to the VT pin. Bypass with 0.01µF low ESR capacitor to $V_{\text{CC}}$ . | | outputs. This input is internally connected to a 25kW pull-up report to logic HIGH state if left open. The input-switching threshold | | Single-Ended Input: This TTL/CMOS input disables and enables the Q0 – Q7 outputs. This input is internally connected to a 25kW pull-up resistor and will default to logic HIGH state if left open. The input-switching threshold is $V_{\rm CC}/2$ . For the input enable and disable functional description, refer to "Timing Diagram" section. | | 10, 19, 22, 31 | VCC | Positive power supply. Bypass with 0.1uF//0.01uF low ESR capacitors as close to VCC pins as possible. | | 16, 15, 14,<br>13, 12, 11 | Q4, /Q4, Q5, /Q5,<br>Q6, /Q6 | Bank 2 LVPECL differential output pairs controlled by DIVSEL2: LOW, Q4 – Q6 = $\div$ 2, HIGH, Q4 – Q6 = $\div$ 4. Unused output pairs may be left open. Each output is designed to drive 800mV into 50 $\Omega$ terminated at V <sub>CC</sub> –2V. | | 30, 29, 28,<br>27, 26, 25,<br>24, 23 | Q0, /Q0, Q1, /Q1,<br>Q2, /Q2, Q3, /Q3 | Bank 1 LVPECL differential output pairs controlled by DIVSEL1: LOW, Q0 – Q3 = $\div$ 1, HIGH, Q0 – Q3 = $\div$ 2. Unused output pairs may be left open. Each output is designed to drive 800mV into 50 $\Omega$ terminated at V <sub>CC</sub> –2V. | | 18, 17 | Q7, /Q7 | Bank 3 LVPECL differential output pair controlled by DIVSEL3: LOW, Q7 = ÷2, HIGH, Q7 = ÷4. Unused output pairs may be left open. Each output is designed to drive 800mV into 50W terminated at V <sub>CC</sub> -2V. | | 32 | /MR | Single-Ended Input: This TTL/CMOS-compatible master reset function asynchronously sets Q0 $-$ Q7 outputs LOW and /Q0 $-$ /Q7 outputs HIGH, and holds them in that state as long as the /MR input remains LOW. This input is internally connected to a $25 k\Omega$ pull-up resistor and will default to a logic HIGH state if left open. The input-switching threshold is $V_{\rm CC}/2$ . | | 1, 20, 21 | GND,<br>Exposed Pad | Ground: Ground pin and exposed pad must be connected to the same ground plane. | ### **Truth Table** | /MR <sup>(1)</sup> | EN <sup>(2,3)</sup> | DIVSEL1 | DIVSEL2 | DIVSEL3 | Q0 – Q3 | Q4 – Q6 | Q7 | |--------------------|---------------------|---------|---------|---------|---------|---------|----| | 0 | X | Х | Х | Х | 0 | 0 | 0 | | 1 | 0 | Х | Х | Х | 0 | 0 | 0 | | 1 | 1 | 0 | 0 | 0 | ÷1 | ÷2 | ÷2 | | 1 | 1 | 1 | 1 | 1 | ÷2 | ÷4 | ÷4 | #### Notes: - 1. /MR asynchronously forces Q0 Q7 LOW (/Q0 /Q7 HIGH). - 2. EN forces Q0 Q7 LOW between 2 and 6 input clock cycles after the falling edge of EN. Refer to "Timing Diagram" section. - 3. EN synchronously enables the outputs between 2 and 6 input clock cycles after the rising edge of EN. Refer to "Timing Diagram" section. # Absolute Maximum Ratings<sup>(1)</sup> | Supply Voltage (V <sub>CC</sub> ) | 0.5V to +4.0V | |-----------------------------------------------|-------------------------| | Input Voltage (V <sub>IN</sub> ) | 0.5V to V <sub>CC</sub> | | Termination Current | | | Source or sink current on V <sub>T</sub> | ±100mA | | Output Current | | | Source or sink current on IN, /IN | ±50mA | | V <sub>REF-AC</sub> Current | | | Source or sink current on V <sub>REF-AC</sub> | ±1.5mA | | Lead Temperature (soldering, 20 sec.) | | | Storage Temperature (T <sub>s</sub> )6 | 5°C to 150°C | # Operating Ratings<sup>(2)</sup> | Supply Voltage (V <sub>CC</sub> ) | +2.375V to +2.625V | |--------------------------------------------|--------------------| | | +3.0V to +3.6V | | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C | | Package Thermal Resistance <sup>(4)</sup> | | | $MLF^{\mathbb{B}}\left(\theta_{JA}\right)$ | | | Still-Air | 35°C/W | | MLF <sup>®</sup> (ψ <sub>JB</sub> ) | | | Junction-to-Board | 20°C/W | | | | ### DC Electrical Characteristics(5) $T_A = -40$ °C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|-------------------------------------------------|-------------------------------|----------------------|----------------------|----------------------|--------| | V <sub>CC</sub> | Power Supply | | 2.375<br>3.0 | | 2.625<br>3.6 | V<br>V | | I <sub>cc</sub> | Power Supply Current | No load, max. V <sub>CC</sub> | | 125 | 180 | mA | | $R_{DIFF\_IN}$ | Differential Input Resistance (IN-to-/IN) | | 90 | 100 | 110 | Ω | | R <sub>IN</sub> | Input Resistance<br>(IN-to-V <sub>T</sub> ) | | 45 | 50 | 55 | Ω | | V <sub>IH</sub> | Input High Voltage<br>(IN, /IN) | | 1.2 | | V <sub>cc</sub> | V | | V <sub>IL</sub> | Input Low Voltage<br>(IN, /IN) | | 0 | | V <sub>IH</sub> -0.1 | V | | $V_{IN}$ | Input Voltage Swing (IN, /IN) | See Figure 1a. | 100 | | V <sub>cc</sub> | mV | | $V_{DIFF\_IN}$ | Differential Input Voltage Swing IIN-/INI | See Figure 1b. | 200 | | | mV | | V <sub>REF-AC</sub> | Output Reference Voltage (V <sub>REF-AC</sub> ) | | V <sub>cc</sub> -1.3 | V <sub>cc</sub> -1.2 | V <sub>cc</sub> -1.1 | V | | IN-to-V <sub>⊤</sub> | Voltage from Input to $V_T$ | | | | 1.8 | V | #### Notes: - 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. Package Thermal Resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. $\theta_{JA}$ and $\psi_{JB}$ values are determined for a 4-layer board in still air, unless otherwise stated. - 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. ### LVPECL Outputs DC Electrical Characteristics(6) $V_{CC}$ = 2.5V ±5% or 3.3V ±10%; $T_A$ = -40°C to + 85°C; $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|--------------------------------------------|----------------|------------------------|------|------------------------|-------| | V <sub>OH</sub> | Output HIGH Voltage<br>Q, /Q | | V <sub>CC</sub> -1.145 | | V <sub>cc</sub> -0.895 | V | | V <sub>OL</sub> | Output LOW Voltage<br>Q, /Q | | V <sub>CC</sub> -1.945 | | V <sub>CC</sub> -1.695 | V | | V <sub>OUT</sub> | Output Voltage Swing Q, /Q | See Figure 1a. | 550 | 800 | | mV | | V <sub>DIFF-OUT</sub> | Differential Output Voltage Swing IQ – /QI | See Figure 1b. | 1100 | 1600 | | mV | ### LVTTL/CMOS DC Electrical Characteristics<sup>(6)</sup> $V_{CC} = 2.5 \text{V} \pm 5\%$ or $3.3 \text{V} \pm 10\%$ ; $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|--------------------|-----------|------|-----|-----|-------| | $V_{IH}$ | Input HIGH Voltage | | 2.0 | | | V | | V <sub>IH</sub> | Input LOW Voltage | | | | 0.8 | V | | I <sub>IH</sub> | Input HIGH Current | | -125 | | 30 | μΑ | | I <sub>IL</sub> | Input LOW Current | | -300 | | | μΑ | #### Note: <sup>6.</sup> The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. ### **AC Electrical Characteristics**(7) $V_{\text{CC}}$ = 2.5V ±5% or 3.3V ±10%; $T_{\text{A}}$ = -40°C to + 85°C, $R_{\text{L}}$ = 50 $\Omega$ to $V_{\text{CC}}$ -2V, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|-----------------------------------------------------------|-----------------------------------|-----|-----|-----|-------------------| | 4 | Maximum Output Toggle Frequency | Output swing ≥ 400mV | 1.5 | | | GHz | | f <sub>MAX</sub> | Maximum Input Frequency | | 3.0 | | | GHz | | | Differential Propagation Delay | IN-to-Q | 530 | 700 | 930 | ps | | t <sub>pd</sub> | /MR – Q Propagation Delay | | | | 900 | ps | | t <sub>pd</sub><br>Tempco | Differential Propagation Delay<br>Temperature Coefficient | | | 115 | | fs/°C | | | Within-bank Skew | Within same fanout bank, Note 8 | | 10 | 25 | ps | | | Bank-to-Bank Skew | Same divide setting, Note 9 | | 15 | 35 | ps | | t <sub>skew</sub> | Bank-to-Bank Skew | Different divide setting, Note 9 | | 25 | 50 | ps | | | Part-to-Part Skew | Note 10 | | | 200 | ps | | | Deterministic Jitter (DJ) | Note 11 | | | 10 | ps <sub>PP</sub> | | | Random Jitter (RJ) | Note 12 | | | 1 | ps <sub>RMS</sub> | | t <sub>Jitter</sub> | Total Jitter | Note 13 | | | 10 | ps <sub>PP</sub> | | | Cycle-to-Cycle Jitter | Note 14 | | | 1 | ps <sub>RMS</sub> | | t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Time | 20% to 80%, At full output swing. | 70 | 130 | 220 | ps | #### Notes: - Measured with 100mV input swing. See "Timing Diagrams" section for definition of parameters. High-frequency AC-parameters are guaranteed by design and characterization. - 8. Within-bank skew is the difference in propagation delays among the outputs within the same bank. - 9. Bank-to-bank skew is the difference in propagation delays between outputs from different banks. Bank-to-bank skew is also the phase offset between each bank, after MR is applied. - 10. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. - 11. Deterministic jitter is measured with a K28.7 101010 pattern, measured at <f<sub>MAX</sub>. - 12. Random jitter is measured with a K28.7 101010 pattern, measured at <f<sub>MAX</sub>. - 13. Total jitter definition: with an ideal clock input of frequency < f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value. - 14. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, T<sub>n</sub> T<sub>n-1</sub> where T is the time between rising edges of the output signal. # **Single-Ended and Differential Swings** Figure 1b. Differential Voltage Swing ### **Timing Diagrams** Outputs go HIGH simultaneously after 4 complete input clock (IN) periods after /MR is de-asserted. **Timing Diagram Showing Reset with Output Enabled** Outputs go HIGH simultaneously after EN is asserted. The number of IN clock cycles after EN is asserted before the outputs go HIGH varies from 2 to 6 cycles (4 cycles shown). **Timing Diagram Showing Enable Timing** Outputs go low in sequence after EN is de-asserted. The $\div 4$ , $\div 2$ , $\div 1$ outputs go LOW in that order. The number of IN clock cycles after EN is de-asserted varies from 2 to 6 cycles (4 cycles shown). **Timing Diagram Showing Disable Timing** # **Typical Operating Characteristics** ### **Functional Characteristics** ### **Input and Output Stages** Figure 2a. Simplified Differential Input Stage Figure 2b. Simplified LVPECL Output Stage ### **Input Interface Applications** Figure 3a. LVPECL Interface (DC-Coupled) Figure 3d. CML Interface (AC-Coupled) Figure 3b. LVPECL Interface (AC-Coupled) Figure 3e. LVDS Interface (DC-Coupled) Option: may connect $V_{\scriptscriptstyle T}$ to $V_{\scriptscriptstyle CC}$ Figure 3c. CML Interface (DC-Coupled) Figure 3f. LVDS Interface (AC-Coupled) ### **LVPECL Output Interface Applications** LVPECL has high input impedance, and very low output impedance (open emitter), and small signal swing which results in low EMI. LVPECL is ideal for driving $50\Omega$ - and $100\Omega$ -controlled impedance transmission lines. There are several techniques for terminating the LVPECL output: Termination-Thevenin Equivalent, Termination (3-resistor), and AC-coupled Termination. Unused output pairs may be left floating. However, single-ended outputs must be terminated, or balanced. Figure 4. Parallel Termination-Thevenin Equivalent - 1. Power-saving alternative to Thevenin termination. - 2. Place termination resistors as close to destination inputs as possible. - R<sub>b</sub> resistor sets the DC bias voltage, equal to V<sub>T</sub>. - For 2.5V systems, R<sub>b</sub>= 19Ω, For 3.3V systems, R<sub>b</sub>= 50Ω Figure 5. Parallel Termination (3-Resistor) ### **Related Product and Support Documentation** | Part Number | Function | Data Sheet Link | |---------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------| | SY89200U | Ultra-precision 1:8 LVDS Fanout with Three ÷1/÷2/÷4 Clock Divider Output Banks | http://www.micrel.com:8000/iphrase/query?query=*SY892<br>02U* | | HBW Solutions | New Products and Applications | http://www.micrel.com/page.do?page=/product-info/as/HBWsolutions.shtml | | | MLF <sup>®</sup> Application Note | www.amkor.com/products/notes_papers/MLFAppNote.pdf | ### 32-Pin MicroLeadFrame® (MLF-32) SIDE VIEW #### NOTE - ALL DIMENSIONS ARE IN MILLIMETERS. MAX. PACKAGE WARPAGE IS 0.05 mm. MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. PIN #1 ID ON TOP WILL BE LASER/INK MARKED. #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2006 Micrel, Incorporated.