# N-Channel Enhancement Mode Field Effect Transistor ## **General Description** The AON3402 uses advanced trench technology to provide excellent $R_{\rm DS(ON)}$ , low gate charge and operation with gate voltages as low as 1.8V while retaining a 12V $V_{\rm GS(MAX)}$ rating. It is ESD protected. This device is suitable for use as a uni-directional or bi-directional load switch, facilitated by its commondrain configuration. Standard Product AON3402 is Pb-free (meets ROHS & Sony 259 specifications). AON3402L is a Green Product ordering option. AON3402 and AON3402L are electrically identical. #### **Features** $V_{DS}(V) = 20V$ $I_{D} = 12A(V_{GS} = 4.5V)$ $R_{DS(ON)}$ < 13m $\Omega$ ( $V_{GS}$ = 4.5V) $R_{DS(ON)}$ < 17m $\Omega$ ( $V_{GS}$ = 2.5V) $\rm R_{\rm DS(ON)}$ < 26m $\Omega$ (V $_{\rm GS}$ = 1.8V) ESD Rating: 2000V HBM | Absolute Maximum Ratings T <sub>A</sub> =25°C unless otherwise noted | | | | | | | | | |----------------------------------------------------------------------|----------------------|-------------------|------------|-------|--|--|--|--| | Parameter | | Symbol | Maximum | Units | | | | | | Drain-Source Voltage | | $V_{DS}$ | 20 | V | | | | | | Gate-Source Voltage | | $V_{GS}$ | ±12 | V | | | | | | Continuous Drain | T <sub>A</sub> =25°C | | 12 | | | | | | | Current <sup>A</sup> | T <sub>A</sub> =70°C | $I_D$ | 9.6 | Α | | | | | | Pulsed Drain Current <sup>B</sup> | | I <sub>DM</sub> | 40 | | | | | | | | T <sub>A</sub> =25°C | P <sub>D</sub> | 3 | W | | | | | | Power Dissipation <sup>A</sup> | T <sub>A</sub> =70°C | | 1.9 | VV | | | | | | Junction and Storage Temperature Range | | $T_J$ , $T_{STG}$ | -55 to 150 | °C | | | | | | Thermal Characteristics | | | | | | | | | |------------------------------------------|--------------|---------------------------|----|-------|------|--|--|--| | Parameter | Symbol | Тур Мах | | Units | | | | | | Maximum Junction-to-Ambient A | t ≤ 10s | В | 32 | 42 | °C/W | | | | | Maximum Junction-to-Ambient <sup>A</sup> | Steady-State | idy-State $R_{\theta JA}$ | | 100 | °C/W | | | | | Maximum Junction-to-Lead <sup>C</sup> | Steady-State | $R_{ hetaJL}$ | 25 | 35 | °C/W | | | | #### Electrical Characteristics (T<sub>J</sub>=25°C unless otherwise noted) | Symbol | Parameter | Conditions | | | Max | Units | |---------------------|---------------------------------------|-----------------------------------------------------|-----|------|-----|-------| | STATIC F | PARAMETERS | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 20 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> =16V, V <sub>GS</sub> =0V | | | 10 | μА | | | | T <sub>J</sub> =55°C | | | 25 | μΑ | | $I_{GSS}$ | Gate-Body leakage current | $V_{DS}$ =0V, $V_{GS}$ =±10V | | | 10 | μА | | $BV_{GSO}$ | Gate-Source Breakdown Voltage | $V_{DS}$ =0V, $I_{G}$ =±250uA | ±12 | | | V | | $V_{GS(th)}$ | Gate Threshold Voltage | $V_{DS}=V_{GS} I_{D}=250 \mu A$ | 0.5 | 0.78 | 1 | V | | $I_{D(ON)}$ | On state drain current | $V_{GS}$ =4.5V, $V_{DS}$ =5V | 40 | | | Α | | R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance | V <sub>GS</sub> =4.5V, I <sub>D</sub> =12A | | 10.3 | 13 | mΩ | | | | T <sub>J</sub> =125°C | | 14.4 | 18 | | | | | $V_{GS}$ =2.5V, $I_{D}$ =10.5A | | 14.3 | 17 | mΩ | | | | $V_{GS}$ =1.8V, $I_{D}$ =8.5A | | 21.7 | 26 | mΩ | | g <sub>FS</sub> | Forward Transconductance | $V_{DS}$ =5V, $I_{D}$ =9.8A | | 37 | | S | | $V_{SD}$ | Diode Forward Voltage | I <sub>S</sub> =1A,V <sub>GS</sub> =0V | | 0.73 | 1 | V | | $I_S$ | Maximum Body-Diode Continuous Current | | | | 4.8 | Α | | | PARAMETERS | | | | | | | C <sub>iss</sub> | Input Capacitance | | | 1810 | | pF | | Coss | Output Capacitance | $V_{GS}$ =0V, $V_{DS}$ =10V, f=1MHz | | 232 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | 200 | | pF | | $R_g$ | Gate resistance | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V, f=1MHz | | 1.6 | | Ω | | SWITCHI | NG PARAMETERS | | | | | | | $Q_g$ | Total Gate Charge | | | 17.9 | | nC | | $Q_{gs}$ | Gate Source Charge | $V_{GS}$ =4.5V, $V_{DS}$ =10V, $I_{D}$ =9.8A | | 1.5 | | nC | | $Q_{gd}$ | Gate Drain Charge | | | 4.7 | | nC | | t <sub>D(on)</sub> | Turn-On DelayTime | | | 2.5 | | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS}$ =10V, $V_{DS}$ =10V, $R_L$ =1.0 $\Omega$ , | | 7.2 | | ns | | t <sub>D(off)</sub> | Turn-Off DelayTime | $R_{GEN}$ =3 $\Omega$ | | 49 | | ns | | t <sub>f</sub> | Turn-Off Fall Time | | | 10.8 | | ns | | t <sub>rr</sub> | Body Diode Reverse Recovery Time | I <sub>F</sub> =9.8A, dI/dt=100A/μs | | 20.2 | | ns | | Q <sub>rr</sub> | Body Diode Reverse Recovery Charge | I <sub>F</sub> =9.8A, dI/dt=100A/μs | | 8 | | nC | A: The value of $R_{\theta JA}$ is measured with the device mounted on $1in^2$ FR-4 board with 2oz. Copper, in a still air environment with $T_A$ =25°C. The value in any a given application depends on the user's specific board design. The current rating is based on the t ≤ 10s thermal resistance rating. Rev 0: April 2006 THIS PRODUCT HAS BEEN DESIGNED AND QUALIFIED FOR THE CONSUMER MARKET. APPLICATIONS OR USES AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS ARE NOT AUTHORIZED. AOS DOES NOT ASSUME ANY LIABILITY ARISING OUT OF SUCH APPLICATIONS OR USES OF ITS PRODUCTS. AOS RESERVES THE RIGHT TO IMPROVE PRODUCT DESIGN, FUNCTIONS AND RELIABILITY WITHOUT NOTICE. B: Repetitive rating, pulse width limited by junction temperature. C. The R $_{\theta JA}$ is the sum of the thermal impedence from junction to lead R $_{\theta JL}$ and lead to ambient. D. The static characteristics in Figures 1 to 6,12,14 are obtained using $80\,\mu s$ pulses, duty cycle 0.5% max. E. These tests are performed with the device mounted on 1 in $^2$ FR-4 board with 2oz. Copper, in a still air environment with $T_A$ =25°C. The SOA curve provides a single pulse rating. ### TYPICAL ELECTRICAL AND THERMAL CHARACTERISTICS #### TYPICAL ELECTRICAL AND THERMAL CHARACTERISTICS Figure 7: Gate-Charge Characteristics Figure 8: Capacitance Characteristics Figure 9: Maximum Forward Biased Safe Operating Area (Note E) Figure 10: Single Pulse Power Rating Junction-to-Ambient (Note E) Figure 11: Normalized Maximum Transient Thermal Impedance