DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) 10E 1B1 1A1 Π 1A2 1B2 | I 1B3 [ 1A3 [ 1A4 ∏ 1B4 GND 1B5 | 10 1A5 1 11 3 6 8 9 SCDS059G - MARCH 1998 - REVISED JUNE 2004 24 🛮 V<sub>CC</sub> 22 2A5 21 2A4 20 2B4 19**□** 2B3 18 2A3 16 2B2 15 2B1 14 2A1 2OE 13 23 2B5 - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### description/ordering information The SN74CBTLV3384 provides ten bits of high-speed bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as dual 5-bit bus switches with separate output-enable $(\overline{OE})$ inputs. It can be used as two 5-bit bus switches or one 10-bit bus switch. When $\overline{OE}$ is low, the associated 5-bit bus switch is on, and A port is connected to B port. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ shall be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|----------------------|---------------|--------------------------|---------------------|--| | | QSOP – DBQ | Tape and reel | SN74CBTLV3384DBQR | CBTLV3384 | | | -40°C to 85°C | 0010 DW | Tube | SN74CBTLV3384DW | ODTI \ /000.4 | | | | SOIC - DW | Tape and reel | SN74CBTLV3384DWR | CBTLV3384 | | | | TSSOP - PW | Tape and reel | SN74CBTLV3384PWR | CL384 | | | | TVSOP – DGV | Tape and reel | SN74CBTLV3384DGVR | CL384 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each 5-bit bus switch) | INP | UTS | INPUTS/OUTPUTS | | |-----|-----|----------------|---------| | 10E | 2OE | 1B1-1B5 | 2B1-2B5 | | L | L | 1A1-1A5 | 2A1-2A5 | | L | Н | 1A1-1A5 | Z | | Н | L | Z | 2A1-2A5 | | Н | Н | Z | Z | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. TEXAS INSTRUMENTS #### logic diagram (positive logic) ### simplified schematic, each FET switch # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Continuous channel current | | mΑ | |----------------------------------------------------------|---------------------|-----| | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | mΑ | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | ): DBQ package 61°0 | C/W | | | DGV package 86°C | C/W | | | DW package 46°C | C/W | | | PW package 88°C | C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 15 | 0°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. SCDS059G - MARCH 1998 - REVISED JUNE 2004 #### recommended operating conditions (see Note 3) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------------|--------------------------------------------|-----|-----|------| | VCC | Supply voltage | | | 3.6 | V | | ., | High level control broad voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | | | VIH | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | ٧ | | ., | Law law all agents of females with a sec | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | | | V <sub>IL</sub> | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | ٧ | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITI | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|----------------------------|---------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | ΙĮ | | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 V | , | | | 10 | μΑ | | Icc | | $V_{CC} = 3.6 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4.5 | | pF | | C <sub>io(OFI</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 10 | | pF | | | | ., | | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | $r_{on}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | | . 8 | | 111 dt vCC = 2.0 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | Ω | | lona | | | V: 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | 52 | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = | | V <sub>CC</sub> = | | UNIT | |------------------|---------|----------|-------------------|------|-------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 1 | 5 | 1 | 4.3 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 5.5 | 1 | 5.5 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |------------------------------------|-------------------| | tPLH/tPHL | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |-------------------|-------|--------------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 50 pF | 500 Ω | 0.3 V | **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES **INVERTING AND NONINVERTING OUTPUTS** **VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES** LOW- AND HIGH-LEVEL ENABLING - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2$ ns. $t_f \leq 2$ ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms # DGV (R-PDSO-G\*\*) #### **24 PINS SHOWN** #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 # DW (R-PDSO-G24) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. # DBQ (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-137. # PW (R-PDSO-G\*\*) #### 14 PINS SHOWN # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | e | |-----------------| | d | | trol | | | | work | | | | | | | | | | d<br>trol<br>wo | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2004, Texas Instruments Incorporated