

# STM1403

3 V FIPS-140

# security supervisor with battery switchover

#### **Features**

- STM1403 supports FIPS-140 security level 3+
  - Four high-impedance physical tamper inputs
  - Over/under operating voltage detector
  - Security alarm (SAL) on tamper detection
- Supervisory functions
  - Automatic battery switchover
  - RST output (open drain)
  - Manual (push-button) reset input (MR)
  - Power-fail comparator (PFI/PFO)
- Vccsw (V<sub>CC</sub> switch output)
  - Low when switched to V<sub>CC</sub>
  - High when switched to V<sub>BAT</sub> (BATT ON indicator)
- Battery low voltage detector (power-up)
- Optional V<sub>BFF</sub> (1.237 V)
  - (Available for STM1403A only)
- Low battery supply current (2.8 µA, typ)
- Secure low profile 16-pin, 3 x 3 mm, QFN package



QFN16, 3 mm x 3 mm (Q)

Table 1. Device summary

| Device                  | Standard<br>supervisory<br>functions <sup>(1)</sup> | Physical<br>tamper<br>inputs | Over/under<br>voltage<br>alarms | V <sub>REF</sub><br>(1.237 V)<br>option | V <sub>OUT</sub> status,<br>during alarm | Vccsw status,<br>during alarm |  |
|-------------------------|-----------------------------------------------------|------------------------------|---------------------------------|-----------------------------------------|------------------------------------------|-------------------------------|--|
| STM1403A                | ~                                                   | ~                            | ~                               | ~                                       | ON                                       | Normal mode <sup>(2)</sup>    |  |
| STM1403B <sup>(3)</sup> | V                                                   | ~                            | ~                               | Note <sup>(4)</sup>                     | High-Z                                   | High                          |  |
| STM1403C                | ~                                                   | <b>V</b>                     | ~                               | Note <sup>(4)</sup>                     | Ground                                   | High                          |  |

- 1. Reset output, power-fail comparator, battery low detection (SAL, RST, PFO, and BLD are open drain).
- 2. Normal mode: low when  $V_{OUT}$  is internally switched to  $V_{CC}$  and high when  $V_{OUT}$  is internally switched to battery.
- 3. Contact local ST sales office for availability.
- 4. Pin 9 is the  $V_{REF}$  pin for STM1403A. It is the  $V_{TPU}$  pin for STM1403B/C.

Contents STM1403

# **Contents**

| 1 | Desc  | Description        |                                                              |    |  |  |  |
|---|-------|--------------------|--------------------------------------------------------------|----|--|--|--|
|   | 1.1   | V <sub>OUT</sub> p | oin modes                                                    | 6  |  |  |  |
|   |       | 1.1.1              | STM1403A                                                     | 6  |  |  |  |
|   |       | 1.1.2              | STM1403B                                                     | 6  |  |  |  |
|   |       | 1.1.3              | STM1403C                                                     | 6  |  |  |  |
| 2 | Pin ( | descript           | ions                                                         | 11 |  |  |  |
|   | 2.1   | SAL, se            | ecurity alarm output (open drain)                            | 11 |  |  |  |
|   |       | 2.1.1              | TP <sub>1</sub> , TP <sub>3</sub>                            |    |  |  |  |
|   |       | 2.1.2              | TP <sub>2</sub> , TP <sub>4</sub>                            |    |  |  |  |
|   |       | 2.1.3              | Vccsw, V <sub>CC</sub> switch output                         |    |  |  |  |
|   |       | 2.1.4              | BLD, V <sub>BAT</sub> low voltage detect output (open drain) | 12 |  |  |  |
|   |       | 2.1.5              | Active-low RST output (open drain)                           | 12 |  |  |  |
|   |       | 2.1.6              | MR, manual reset input                                       | 12 |  |  |  |
|   |       | 2.1.7              | PFO, power-fail output (open drain)                          | 12 |  |  |  |
|   |       | 2.1.8              | PFI, power-fail input                                        | 12 |  |  |  |
|   |       | 2.1.9              | V <sub>REF</sub> reference voltage output (1.237, typ)       | 12 |  |  |  |
|   |       | 2.1.10             | V <sub>OUT</sub>                                             | 13 |  |  |  |
|   |       | 2.1.11             | V <sub>TPU</sub>                                             | 13 |  |  |  |
|   |       | 2.1.12             | V <sub>CC</sub>                                              | 13 |  |  |  |
|   |       | 2.1.13             | V <sub>BAT</sub>                                             | 13 |  |  |  |
|   |       | 2.1.14             | V <sub>SS</sub>                                              | 13 |  |  |  |
| 3 | Ope   | ration .           |                                                              | 14 |  |  |  |
|   | 3.1   | Reset i            | input                                                        | 14 |  |  |  |
|   | 3.2   | Push-b             | outton reset input                                           | 14 |  |  |  |
|   | 3.3   |                    | battery switchover                                           |    |  |  |  |
|   | 3.4   | •                  | fail input/output                                            |    |  |  |  |
|   | 3.5   |                    | ations information                                           |    |  |  |  |
|   |       | • • •              |                                                              |    |  |  |  |
|   | 3.6   | ivegativ           | ve-going $V_{CC}$ transients and undershoot $\dots$          | 16 |  |  |  |
| 4 | Tam   | per dete           | ection                                                       | 17 |  |  |  |
|   | 4.1   | Physica            | al                                                           | 17 |  |  |  |

| STM1403 | Contents |
|---------|----------|
|         |          |

|    | 4.2 Supply voltage                  |
|----|-------------------------------------|
| 5  | Typical operating characteristics18 |
| 6  | Maximum ratings                     |
| 7  | DC and AC parameters24              |
| 8  | Package mechanical data             |
| 9  | Part numbering                      |
| 10 | Revision history                    |

List of tables STM1403

# List of tables

| Table 1.  | Device summary                                                                        | . 1 |
|-----------|---------------------------------------------------------------------------------------|-----|
| Table 2.  | Signal names                                                                          |     |
| Table 3.  | I/O status in battery backup                                                          |     |
| Table 4.  | Absolute maximum ratings                                                              |     |
| Table 5.  | Operating and AC measurement condition                                                |     |
| Table 6.  | DC and AC characteristics                                                             |     |
| Table 7.  | Physical and environmental tamper detection levels                                    | 29  |
| Table 8.  | QFN16 – 16-lead, quad, flat package, no lead, 3 x 3 mm body size, mechanical data     | 31  |
| Table 9.  | Ordering information scheme (see <i>Figure 30 on page 33</i> for marking information) | 32  |
| Table 10. | Document revision history                                                             |     |

STM1403 List of figures

# **List of figures**

| Figure 1.  | Logic diagram                                                                                       | . 7 |
|------------|-----------------------------------------------------------------------------------------------------|-----|
| igure 2.   | QFN16 connections                                                                                   |     |
| Figure 3.  | Block diagram                                                                                       | . 8 |
| igure 4.   | Hardware hookup                                                                                     |     |
| igure 5.   | Tamper pin (TP <sub>1</sub> or TP <sub>3</sub> ) normally high (NH) external hookup (switch closed) | . 9 |
| igure 6.   | Tamper pin (TP <sub>1</sub> or TP <sub>3</sub> ) normally high (NH) external hookup (switch open)   | 10  |
| igure 7.   | Tamper pin (TP <sub>2</sub> or TP <sub>4</sub> ) normally low (NL) external hookup (switch closed)  | 10  |
| igure 8.   | Tamper pin (TP <sub>2</sub> or TP <sub>4</sub> ) normally low (NL) external hookup (switch open)    | 10  |
| igure 9.   | Power-fail comparator waveform                                                                      | 16  |
| igure 10.  | Supply voltage protection                                                                           | 16  |
| igure 11.  | V <sub>BAT</sub> -to-V <sub>OUT</sub> on-resistance vs. temperature                                 | 18  |
| igure 12.  | Supply current vs. temperature (no load)                                                            | 18  |
| igure 13.  | V <sub>PFI</sub> threshold vs. temperature                                                          | 19  |
| Figure 14. | Reset comparator propagation delay vs. temperature                                                  | 19  |
| Figure 15. | Power-up t <sub>rec</sub> vs. temperature                                                           |     |
| igure 16.  | Norma <u>lized</u> reset threshold vs. temperature                                                  |     |
| igure 17.  | PFI to PFO propagation delay vs. temperature                                                        |     |
| Figure 18. | RST output voltage vs. supply voltage                                                               |     |
| Figure 19. | RST response time (assertion)                                                                       |     |
| igure 20.  | Power-fail comparator response time (assertion)                                                     |     |
| Figure 21. | Power-fail comparator response time (de-assertion)                                                  |     |
| igure 22.  | V <sub>CC</sub> to reset propagation delay vs. temperature                                          |     |
| Figure 23. | Maximum transient duration vs. reset threshold overdrive                                            |     |
| igure 24.  | AC testing input/output waveforms                                                                   |     |
| Figure 25. | MR timing waveform                                                                                  |     |
| igure 26.  | STM1403 switchover diagram, condition A ( $V_{BAT} < V_{SW}$ )                                      |     |
| igure 27.  | STM1403 switchover diagram, condition B ( $V_{BAT} > V_{SW}$ )                                      |     |
| igure 28.  | QFN16 – 16-lead, quad, flat package, no lead, 3 x 3 mm body size, outline                           |     |
| igure 29.  | QFN16 – 16-lead, quad, flat package, no lead, 3 x 3 mm, recommended footprint                       |     |
| Figure 30. | Topside marking information                                                                         | 33  |

Description STM1403

## 1 Description

The STM1403 family of security supervisors are a low power family of intrusion (tamper) detection chips targeted at manufacturers of POS terminals and other systems, to enable them to meet **physical and/or environmental** intrusion monitoring requirements as mandated by various standards, such as Federal Information Processing Standards (FIPS) Pub 140 entitled "Security Requirements for Cryptographic Modules," published by the National Institute of Standards and Technology, U.S. Department of Commerce), EMVCo, ISO, ZKA, and VISA PED. STM1403 supports target levels 3 and lower.

The STM1403 includes automatic battery switchover,  $\overline{RST}$  output (open drain), manual (push-button) reset input ( $\overline{MR}$ ), power-fail comparator ( $\overline{PFI/PFO}$ ), physical and/or environmental tamper detect/security alarm, and battery low voltage detect features.

The STM1403A also offers a  $V_{REF}$  (1.237 V) as an option on pin 9. On the STM1403B/C, this pin is  $V_{TPU}$  (internally switched  $V_{CC}$  or  $V_{BAT}$ ).

### 1.1 V<sub>OUT</sub> pin modes

The STM1403 is available in three versions, corresponding to three modes of the  $V_{OUT}$  pin (supply voltage out), when the  $\overline{SAL}$  (security alarm) is asserted (active-low) upon tamper detection:

#### 1.1.1 STM1403A

V<sub>OUT</sub> stays ON (at V<sub>CC</sub> or V<sub>BAT</sub>) when <del>SAL</del> is driven low (activated).

#### 1.1.2 STM1403B

 $V_{OLIT}$  is set to High-Z when  $\overline{SAL}$  is driven low (activated).

#### 1.1.3 STM1403C

 $V_{OUT}$  is driven to ground when  $\overline{SAL}$  is activated (may be used when  $V_{OUT}$  is connected directly to the  $V_{CC}$  pin of the external SRAM that holds the cryptographic codes).

All variants (see *Table 1: Device summary*) are pin-compatible and available in a security-friendly, low profile, 16-pin QFN package.

STM1403 Description

Figure 1. Logic diagram



- 1.  $V_{REF}$  only for STM1403A;  $V_{TPU}$  for STM1403B/C.
- 2. Normal mode: low when V<sub>OUT</sub> is internally switched to V<sub>CC</sub> and high when V<sub>OUT</sub> is internally switched to battery.
- 3.  $\overline{SAL}$ ,  $\overline{RST}$ ,  $\overline{PFO}$ , and  $\overline{BLD}$  are open drain.

Table 2. Signal names

| Table 2. Signal Haines            |                                                       |
|-----------------------------------|-------------------------------------------------------|
| Vccsw <sup>(1)</sup>              | V <sub>CC</sub> switch output                         |
| MR                                | Manual (push-button) reset input                      |
| PFI                               | Power-fail Input                                      |
| TP <sub>1</sub> - TP <sub>4</sub> | Independent physical tamper detect pins 1 through 4   |
| V <sub>OUT</sub>                  | Supply voltage output                                 |
| RST <sup>(2)</sup>                | Active-low reset output                               |
| PFO <sup>(2)</sup>                | Power-fail output                                     |
| SAL <sup>(2)</sup>                | Security alarm output                                 |
| BLD <sup>(2)</sup>                | Battery low voltage detect                            |
| V <sub>REF</sub> <sup>(3)</sup>   | 1.237 V reference voltage                             |
| V <sub>TPU</sub> <sup>(3)</sup>   | Tamper pull-up (V <sub>CC</sub> or V <sub>BAT</sub> ) |
| $V_{BAT}$                         | Backup supply voltage                                 |
| V <sub>CC</sub>                   | Supply voltage                                        |
| V <sub>SS</sub>                   | Ground                                                |
|                                   |                                                       |

- Normal mode: low when V<sub>OUT</sub> is internally switched to V<sub>CC</sub> and high when V<sub>OUT</sub> is internally switched to battery.
- 2. SAL, RST, PFO, and BLD are open drain.
- 3.  $V_{REF}$  only for STM1403A;  $V_{TPU}$  for STM1403B/C.

Note: See Section 2: Pin descriptions on page 11 for details.

Description STM1403

Figure 2. QFN16 connections



Note: See Section 2: Pin descriptions on page 11 for details.

- 1. Normal mode: low when  $V_{OUT}$  is internally switched to  $V_{CC}$  and high when  $V_{OUT}$  is internally switched to battery.
- 2.  $\overline{SAL}$ ,  $\overline{RST}$ ,  $\overline{PFO}$ , and  $\overline{BLD}$  are open drain.
- 3.  $V_{REF}$  only for STM1403A;  $V_{TPU}$  for STM1403B/C

Figure 3. Block diagram



- 1. BAT54J (from STMicroelectronics) recommended
- 2. Required for battery-reverse charging protection
- 3. Open drain
- 4.  $V_{REF}$  only for STM1403;  $V_{TPU}$  for STM1403B/C

STM1403 Description

Figure 4. Hardware hookup



- 1. Normal mode: low when  $V_{OUT}$  is internally switched to  $V_{CC}$  and high when  $V_{OUT}$  is internally switched to battery.
- 2. Capacitor (C) is typically  $\geq$  10  $\mu$ F.
- 3. Open drain
- 4. Diode is required for battery reverse charge protection.
- 5.  $V_{REF}$  only for STM1403;  $V_{TPU}$  for STM1403B/C.

Figure 5. Tamper pin (TP<sub>1</sub> or TP<sub>3</sub>) normally high (NH) external hookup (switch closed)



1. R typical is 10 M $\Omega$ . Resistors must be protected against conductive materials.

Description STM1403

Figure 6. Tamper pin (TP<sub>1</sub> or TP<sub>3</sub>) normally high (NH) external hookup (switch open)



1. R typical is  $10M\Omega$ . Resistors must be protected against conductive materials.

Figure 7. Tamper pin (TP<sub>2</sub> or TP<sub>4</sub>) normally low (NL) external hookup (switch closed)



1. R typical is 10 M $\Omega$ . Resistors must be protected against conductive materials.

Figure 8. Tamper pin (TP<sub>2</sub> or TP<sub>4</sub>) normally low (NL) external hookup (switch open)



1. R typical is 10  $M\Omega$ . Resistors must be protected against conductive materials.

STM1403 Pin descriptions

## 2 Pin descriptions

See *Figure 1: Logic diagram* and *Table 2: Signal names* for a brief overview of the signals connected to this device.

### 2.1 SAL, security alarm output (open drain)

This signal can be generated when ANY of the following conditions occur:

- $V_{INT} > V_{HV}$ , where  $V_{HV}$  = upper voltage trip limit (4.2 V typ); and where  $V_{INT} = V_{CC}$  or  $V_{BAT}$ ;
- V<sub>INT</sub> < V<sub>LV</sub>, where V<sub>LV</sub> = lower voltage trip limit (2.0 V typ); and where V<sub>INT</sub> = V<sub>CC</sub> or V<sub>BAT</sub>; or
- When any of the physical tamper inputs, TP<sub>1</sub> to TP<sub>4</sub>, change from their normal states to the opposite (i.e., intrusion of a physical enclosure).

Note: 1 The default state of the SAL output during initial power-up is undetermined.

2 The alarm function will operate either with  $V_{CC}$  on or when the part is internally switched from  $V_{CC}$  to  $V_{BAT}$ .

#### 2.1.1 TP<sub>1</sub>, TP<sub>3</sub>

Physical tamper detect pin set normally to high (NH). They are connected externally through a closed switch or a high-impedance resistor to  $V_{OUT}$  (in the case of STM1403A) or  $V_{TPU}$  (in the case of STM1403B/C. A tamper condition will be detected when the input pin is pulled low (see *Figure 5* and *Figure 6*). If not used, tie the pin to  $V_{OUT}$  (for STM1403A) or  $V_{TPU}$  (for STM1403B/C).

#### 2.1.2 $TP_2$ , $TP_4$

Physical tamper detect pin set normally to low (NL). They are connected externally through a high-impedance resistor or a closed switch to  $V_{SS}$ . A tamper condition will be detected when the input pin is pulled high (see *Figure 7* and *Figure 8*). If not used, tie the pin to  $V_{SS}$ .

#### 2.1.3 Vccsw, V<sub>CC</sub> switch output

This output is low when  $V_{OUT}$  (see Section 2.1.10:  $V_{OUT}$  on page 13) is internally switched to  $V_{CC}$ ; in this mode it may be used to turn on an external p-channel MOSFET switch which can source an external device directly from  $V_{CC}$  for currents greater than 80 mA (bypassing the STM1403).

This pin goes high when  $V_{OUT}$  is internally switched to  $V_{BAT}$  and may be used as a "BATT ON" indicator.

If a security alarm (SAL) is issued on tamper, then the state of the Vccsw pin is as follows:

Pin descriptions STM1403

 STM1403A (V<sub>OUT</sub> remains ON when SAL is active-low): Vccsw pin will continue to operate in normal mode;

- 2. STM1403B (V<sub>OUT</sub> is taken to High-Z when SAL is active-low): Vccsw pin will be set to high when this occurs; and
- 3. STM1403C (V<sub>OUT</sub> is driven to ground when SAL is active-low): Vccsw pin will be set to high when this occurs.

### 2.1.4 BLD, V<sub>BAT</sub> low voltage detect output (open drain)

This is an internally loaded test of the battery, activated only during a power-up sequence to insure that the battery is good either prior to or after encapsulation of the module. There are three customer options for  $V_{\text{DFT}}$ :

- 2.3 V (2.5 V external diode drop of about 0.2 V) for a 3 V lithium cell
- 2.5 V (2.7 V 0.2 V) for a 3 V lithium cell or
- 3.2 V (3.4 V 0.2 V) for a 3.68 V lithium "AA" battery

This output pin will go active-low when it detects a voltage on the  $V_{BAT}$  pin below  $V_{DET}$ .  $\overline{BLD}$  will be released when  $V_{CC}$  drops below  $V_{RST}$ .

#### 2.1.5 Active-low RST output (open drain)

Goes low and stays low when  $V_{CC}$  drops below  $V_{RST}$  (reset threshold selected by the customer), or when  $\overline{MR}$  is logic low. It remains low for  $t_{rec}$  (200ms, typical) AFTER  $V_{CC}$  rises above  $V_{RST}$  and  $\overline{MR}$  goes from low to high.

#### 2.1.6 MR, manual reset input

A logic low on  $\overline{MR}$  asserts the  $\overline{RST}$  output. The  $\overline{RST}$  output remains asserted as long as  $\overline{MR}$  is low and for  $t_{rec}$  after  $\overline{MR}$  returns to high. This active low input has an internal 40 k $\Omega$  (typical) pull-up resistor. It can be driven from a TTL or CMOS logic line or shorted to ground with a switch. Leave it open if unused.

#### 2.1.7 PFO, power-fail output (open drain)

When PFI is less than  $V_{PFI}$  (power-fail input threshold voltage) or  $V_{CC}$  falls below  $V_{SW}$  (battery switchover threshold ~ 2.4 V),  $\overline{PFO}$  goes low, otherwise,  $\overline{PFO}$  remains high. Leave this pin open if unused.

#### 2.1.8 PFI, power-fail input

When PFI is less than  $V_{PFI}$ , or when  $V_{CC}$  falls below  $V_{SW}$  (see  $\overline{PFO}$ , above),  $\overline{PFO}$  goes active-low. If this function is unused, connect this pin to  $V_{SS}$ .

#### 2.1.9 V<sub>REF</sub>, reference voltage output (1.237, typ)

This is valid only when  $V_{CC}$  is between 2.4 V and 3.6 V. When  $V_{CC}$  falls below 2.4 V ( $V_{SW}$ ),  $V_{REF}$  is pulled to ground with an internal 100 k $\Omega$  resistor. This is an optional feature available on the STM1403A. On the STM1403B/C, this pin is  $V_{TPU}$  (internally switched  $V_{CC}$  or  $V_{BAT}$ ). If unused, this pin should float.

STM1403 Pin descriptions

#### 2.1.10 V<sub>OUT</sub>

This is the supply voltage output. When  $V_{CC}$  rises above  $V_{SO}$  (battery backup switchover voltage),  $V_{OUT}$  is supplied from  $V_{CC}$ . In this condition,  $V_{OUT}$  may be connected externally to  $V_{CC}$  through a p-channel MOSFET switch. When  $V_{CC}$  falls below the lower value of  $V_{SW}$  (~2.4 V), or  $V_{BAT}$ ,  $V_{OUT}$  is supplied from  $V_{BAT}$ . It is recommended that the  $V_{OUT}$  pin be connected externally to a capacitor that will retain a charge for a period of time, in case an intruder forces  $V_{CC}$  or  $V_{BAT}$  to ground. The rectifying diode connected from the positive terminal of the battery to the  $V_{BAT}$  pin of the STM1403 will prevent discharge of the capacitor.

Three variations of parts will be offered with the following options:

- 1. STM1403A: V<sub>OUT</sub> remains ON when SAL is active-low; Vccsw pin will continue to operate in normal mode (see *Section 2.1.3: Vccsw, V<sub>CC</sub> switch output on page 11*);
- 2. STM1403B: V<sub>OUT</sub> is taken to High-Z when SAL is active-low; Vccsw pin will be set to high when this occurs; and
- 3. STM1403C:  $V_{OUT}$  is driven to ground when  $\overline{SAL}$  is active-low;  $\overline{V_{CCSW}}$  pin will be set to high when this occurs.

#### 2.1.11 V<sub>TPU</sub>

For STM1403B and STM1403C, this pin provides pull-up voltage for the physical tamper pins (TP1-4). This pin is not to be used as voltage supply source for any other purpose.

Note:  $V_{TPU}$  is the internally switched supply voltage from either the  $V_{CC}$  pin or the  $V_{BAT}$  pin.

#### 2.1.12 V<sub>CC</sub>

This is the supply voltage (2.2 V to 3.6 V).

#### 2.1.13 V<sub>BAT</sub>

This is the secondary (backup battery) supply voltage. The pin is connected to the positive terminal of the battery with a rectifying diode like the BAT54J from STMicroelectronics for reverse charge protection. Voltage at this pin, after diode rectification, will be approximately 0.2 V less than the battery voltage, and will depend on the type of battery used as well as the  $I_{BAT}$  being drawn. (A capacitor of at least 1.0  $\mu$ F connected between the  $V_{BAT}$  pin and  $V_{SS}$  is required.) If no battery is used, connect the  $V_{BAT}$  pin to the  $V_{CC}$  pin.

#### 2.1.14 V<sub>SS</sub>

Ground, V<sub>SS</sub>, is the reference for the power supply. It must be connected to system ground.

Operation STM1403

# 3 Operation

#### 3.1 Reset input

The STM1403 security supervisor asserts a reset signal to the MCU whenever  $V_{CC}$  goes below the reset threshold ( $V_{RST}$ ), or when the push-button reset input ( $\overline{MR}$ ) is taken low.  $\overline{RST}$  is guaranteed to be a logic low for  $0V < V_{CC} < V_{RST}$  if  $V_{BAT}$  is greater than 1V. Without a backup battery,  $\overline{RST}$  is guaranteed valid down to  $V_{CC} = 1V$ .

During power-up, once  $V_{CC}$  exceeds the reset threshold an internal timer keeps  $\overline{RST}$  low for the reset time-out period,  $t_{rec}$ . After this interval  $\overline{RST}$  returns high.

If  $V_{CC}$  drops below the reset threshold,  $\overline{RST}$  goes low. Each time  $\overline{RST}$  is asserted, it stays low for at least the reset time-out period ( $t_{rec}$ ). Any time  $V_{CC}$  goes below the reset threshold the internal timer clears. The reset timer starts when  $V_{CC}$  returns above the reset threshold.

### 3.2 Push-button reset input

A logic low on  $\overline{\text{MR}}$  asserts reset. Reset remains asserted while  $\overline{\text{MR}}$  is low, and for  $t_{\text{rec}}$  (see Figure 25 on page 24) after it returns high. The  $\overline{\text{MR}}$  input has an internal 40 k $\Omega$  pull-up resistor, allowing it to be left open if not used. This input can be driven with TTL/CMOS-logic levels or with open-drain/collector outputs. Connect a normally open momentary switch from  $\overline{\text{MR}}$  to ground to create a manual reset function; external debounce circuitry is not required. If  $\overline{\text{MR}}$  is driven from long cables or the device is used in a noisy environment, connect a 0.1  $\mu\text{F}$  capacitor from  $\overline{\text{MR}}$  to  $V_{\text{SS}}$  to provide additional noise immunity.  $\overline{\text{MR}}$  may float, or be tied to  $V_{\text{CC}}$  when not used.

### 3.3 Backup battery switchover

In the event of a power failure, it may be necessary to preserve the contents of external SRAM through  $V_{OUT}$ . With a backup battery installed with voltage  $V_{BAT}$ , the devices automatically switch the SRAM to the backup supply when  $V_{CC}$  falls.

Note: If backup battery is not used, connect both  $V_{BAT}$  and  $V_{OUT}$  to  $V_{CC}$ .

This family of security supervisors does not always connect  $V_{BAT}$  to  $V_{OUT}$  when  $V_{BAT}$  is greater than  $V_{CC}$ .  $V_{BAT}$  connects to  $V_{OUT}$  (through a 100  $\Omega$  switch) when  $V_{CC}$  is below  $V_{SW}$  (~2.4 V) or  $V_{BAT}$  (whichever is lower). This is done to allow the backup battery (e.g., a 3.6 V battery) to have a higher voltage than  $V_{CC}$ .

Assuming that  $V_{BAT}$  > 2.0 V, switchover at  $V_{SO}$  ensures that battery backup mode is entered before  $V_{OUT}$  gets too close to the 2.0 V minimum required to reliably retain data in most external SRAMs. When  $V_{CC}$  recovers, hysteresis is used to avoid oscillation around the  $V_{SO}$  point.  $V_{OUT}$  is connected to  $V_{CC}$  through a 3  $\Omega$  PMOS power switch.

The backup battery may be removed while  $V_{CC}$  is valid, assuming  $V_{BAT}$  is adequately decoupled (0.1  $\mu$ F typ), without danger of triggering a reset.

STM1403 Operation

| Pin              | Status                                                   |  |
|------------------|----------------------------------------------------------|--|
| V <sub>OUT</sub> | Connected to V <sub>BAT</sub> through internal switch    |  |
| V <sub>CC</sub>  | Disconnected from V <sub>OUT</sub>                       |  |
| PFI              | Disabled                                                 |  |
| PFO              | Logic low                                                |  |
| MR               | Disabled                                                 |  |
| RST              | Logic low                                                |  |
| V <sub>BAT</sub> | Connected to V <sub>OUT</sub>                            |  |
| Vccsw            | Logic high                                               |  |
| V <sub>REF</sub> | Pulled to V <sub>SS</sub> below 2.4 V (V <sub>SW</sub> ) |  |
| BLD              | Logic high                                               |  |
| V <sub>TPU</sub> | Connected to V <sub>BAT</sub> through an internal switch |  |

Table 3. I/O status in battery backup

### 3.4 Power-fail input/output

The power-fail input (PFI) is compared to an internal reference voltage (independent from the  $V_{RST}$  comparator). If PFI is less than the power-fail threshold ( $V_{PFI}$ ), the power-fail output ( $\overline{PFO}$ ) will go low. This function is intended for use as an undervoltage detector to signal a failing power supply. Typically PFI is connected through an external voltage divider (see *Figure 4 on page 9*) to either the unregulated DC input (if it is available) or the regulated output of the  $V_{CC}$  regulator. The voltage divider can be set up such that the voltage at PFI falls below  $V_{PFI}$  several milliseconds before the regulated  $V_{CC}$  input to the STM1403 or the microprocessor drops below the minimum operating voltage.

During battery backup, the power-fail comparator is turned off and  $\overline{PFO}$  goes (or remains) low (see *Figure 9 on page 16*). This occurs after V<sub>CC</sub> drops below V<sub>SW</sub> (~2.4V). When power returns, the power-fail comparator is enabled and  $\overline{PFO}$  follows PFI. If the comparator is unused, PFI should be connected to V<sub>SS</sub> and  $\overline{PFO}$  left unconnected.  $\overline{PFO}$  may be connected to  $\overline{MR}$  so that a low voltage on PFI will generate a reset output.

## 3.5 Applications information

These supervisor circuits are not short-circuit protected. Shorting  $V_{OUT}$  to ground - excluding power-up transients such as charging a decoupling capacitor - destroys the device. Decouple both  $V_{CC}$  and  $V_{BAT}$  pins to ground by placing 0.1  $\mu F$  capacitors as close to the device as possible.

STM1403 Operation

 $V_{CC}$ V<sub>RST</sub> V<sub>SW</sub> (2.4V) trec PFO RST

Power-fail comparator waveform Figure 9.

#### 3.6 Negative-going V<sub>CC</sub> transients and undershoot

The STM1403 devices are relatively immune to negative-going V<sub>CC</sub> transients (glitches). Figure 23 on page 22 was generated using a negative pulse applied to  $V_{CC}$ , starting at  $V_{RST}$ + 0.3 V and ending below the reset threshold by the magnitude indicated (comparator overdrive). The graph indicates the maximum pulse width a negative V<sub>CC</sub> transient can have without causing a reset pulse. As the magnitude of the transient increases (further below the threshold), the maximum allowable pulse width decreases. Any combination of duration and overdrive which lies under the curve will NOT generate a reset signal. Typically, a V<sub>CC</sub> transient that goes 100 mV below the reset threshold and lasts 40  $\mu s$  or less will not cause a reset pulse. A 0.1  $\mu$ F bypass capacitor mounted as close as possible to the  $V_{CC}$  pin provides additional transient immunity (see Figure 10).

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on  $V_{CC}$  that drive it to values below  $V_{SS}$  by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, STMicroelectronics recommends connecting a schottky diode from V<sub>CC</sub> to V<sub>SS</sub> (cathode connected to V<sub>CC</sub>, anode to V<sub>SS</sub>). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount.



Figure 10. Supply voltage protection

STM1403 Tamper detection

# 4 Tamper detection

### 4.1 Physical

There are four (4) high-impedance physical tamper detect input pins, 2 normally set to high (NH) and 2 normally set to low (NL). Each input is designed with a glitch immunity (see *Table 7 on page 28*). These inputs can be connected externally to several types of actuator devices (e.g., switches, wire mesh). A tamper on any one of the four inputs that causes its state to change will trigger the security alarm (SAL) and drive it to active-low. Once the tamper condition no longer exists, the SAL will return to its normal high state.

 $TP_1$  and  $TP_3$  are set normally to high (NH). They are connected externally through a closed switch or a high-impedance resistor to  $V_{OUT}$  (in the case of STM1403A) or  $V_{TPU}$  (in the case of STM1403B/C), A tamper condition will be detected when the input pin is pulled low (see *Figure 5* and *Figure 6*). If not used, tie the pin to  $V_{OUT}$  or  $V_{TPU}$ .

 $TP_2$  and  $TP_4$  are set normally to low (NL). They are connected externally through a high-impedance resistor or a closed switch to  $V_{SS}$ . A tamper condition will be detected when the input pin is pulled high (see *Figure 7* and *Figure 8*). If not used, tie the pin to  $V_{SS}$ .

### 4.2 Supply voltage

The internally switched supply voltage,  $V_{INT}$  (either  $V_{CC}$  input or  $V_{BAT}$  input) is continuously monitored. If  $V_{INT}$  should exceed the over voltage trip point,  $V_{HV}$  (set at 4.2V, typical), or should go below the under voltage trip point,  $V_{LV}$  (set at 2.0 V, typical).  $\overline{SAL}$  will be driven active-low. Once the tamper condition no longer exists, the  $\overline{SAL}$  pin will return to its normal high state.

When no tamper condition exists, SAL is normally high (see *Section 2: Pin descriptions on page 11*).

When a tamper is detected, the SAL is activated (driven low), independent of the part type. V<sub>OUT</sub> can be driven to one of three states, depending on which variant of STM1403 is being used (see *Table 1: Device summary on page 1*):

- ON
- High-Z or
- Ground (V<sub>SS</sub>)

Note:

The STM1403 must be initially powered above  $V_{RST}$  to enable the tamper detection alarms. For example, if the battery is on while  $V_{CC} = 0V$ , no alarm condition can be detected until  $V_{CC}$  rises above  $V_{RST}$  (and  $t_{rec}$  expires). From this point on, alarms can be detected either on battery or  $V_{CC}$ . This is done to avoid false alarms when the device goes from no power to its operational state.

# 5 Typical operating characteristics

Note: Typical values are at  $T_A = 25$ °C.

Figure 11.  $V_{BAT}$  -to- $V_{OUT}$  on-resistance vs. temperature



Figure 12. Supply current vs. temperature (no load)



Figure 13.  $V_{PFI}$  threshold vs. temperature



Figure 14. Reset comparator propagation delay vs. temperature



Figure 15. Power-up  $t_{rec}$  vs. temperature



AI09145

1.002 1.002 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000  $V_{BAT} = 3.0V$ -60 -40 -20 0 20 40 60 80 100 120 140

TEMPERATURE [°C]

Figure 16. Normalized reset threshold vs. temperature









Al09151b

4.0
3.0
V<sub>CC</sub>
V<sub>RST</sub>
1.0

2 µs/div

Figure 19. RST response time (assertion)

0.0











Figure 22.  $V_{CC}$  to reset propagation delay vs. temperature





STM1403 Maximum ratings

# 6 Maximum ratings

Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 4. Absolute maximum ratings

| Symbol                            | Parameter                                          | Value                   | Unit |
|-----------------------------------|----------------------------------------------------|-------------------------|------|
| T <sub>STG</sub>                  | Storage temperature ( $V_{CC}$ off, $V_{BAT}$ off) | -55 to 150              | °C   |
| T <sub>SLD</sub> <sup>(1)</sup>   | Lead solder temperature for 10 seconds             | 260                     | °C   |
| V <sub>IO</sub>                   | Input or output voltage                            | $-0.3$ to $V_{CC}$ +0.3 | V    |
| V <sub>CC</sub> /V <sub>BAT</sub> | Supply voltage                                     | -0.3 to 4.5             | V    |
| Io                                | Output current                                     | 20                      | mA   |
| P <sub>D</sub>                    | Power dissipation                                  | 320                     | mW   |

Note:

Reflow at peak temperature of  $255^{\circ}$ C to  $260^{\circ}$ C for < 30 seconds (total thermal budget not to exceed  $180^{\circ}$ C for between 90 to 150 seconds).

# 7 DC and AC parameters

This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in *Table 5: Operating and AC measurement condition*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

Table 5. Operating and AC measurement condition

| Parameter                                        | STM1403                   | Unit |
|--------------------------------------------------|---------------------------|------|
| V <sub>CC</sub> /V <sub>BAT</sub> supply voltage | 2.2 to 3.6                | V    |
| Ambient operating temperature (T <sub>A</sub> )  | -40 to 85                 | °C   |
| Input rise and fall times                        | ≤ 5                       | ns   |
| Input pulse voltages                             | 0.2 to 0.8V <sub>CC</sub> | V    |
| Input and output timing ref. voltages            | 0.3 to 0.7V <sub>CC</sub> | V    |

Figure 24. AC testing input/output waveforms



Figure 25. MR timing waveform



Figure 26. STM1403 switchover diagram, condition A ( $V_{BAT} < V_{SW}$ )



Figure 27. STM1403 switchover diagram, condition B ( $V_{BAT} > V_{SW}$ )



Table 6. DC and AC characteristics

| Sym                             | Alter-<br>native | Description                                            | Test condition <sup>(1)</sup>                                                                            | Min                         | Тур                         | Max                | Unit        |
|---------------------------------|------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|--------------------|-------------|
| $V_{CC}$ , $V_{BAT}^{(2)}$      |                  | Operating voltage                                      | $T_A = -40 \text{ to } +85^{\circ}\text{C}$                                                              | 2.2                         |                             | 3.6                | V           |
|                                 |                  | V <sub>CC</sub> supply current<br>(STM1403A)           | - Typ @ 3.3 V, 25°C                                                                                      |                             | 45                          | 60                 | μΑ          |
| I <sub>CC</sub>                 |                  | V <sub>CC</sub> supply current<br>(STM1403B,C)         | 1yp © 0.0 V, 20 O                                                                                        |                             | 30                          | 45                 | μΑ          |
|                                 |                  | V <sub>CC</sub> supply current in battery backup mode  | Excluding $I_{OUT}$<br>$(V_{BAT} = 2.3 \text{ V}, V_{CC} = 2.0 \text{ V}, \overline{MR} = V_{CC})$       |                             | 25                          | 35                 | μΑ          |
| I <sub>BAT</sub> <sup>(3)</sup> |                  | V <sub>BAT</sub> supply current in battery backup mode | Excluding I <sub>OUT</sub> (V <sub>BAT</sub> = 3.6 V)                                                    |                             | 2.8                         | 4.0                | μΑ          |
|                                 |                  |                                                        | $I_{OUT1} = 5 \text{ mA}^{(4)}$ $(V_{CC} > V_{SW})$                                                      | V <sub>CC</sub> –<br>0.03   | V <sub>CC</sub> –<br>0.015  |                    | <b>&gt;</b> |
| V <sub>OUT1</sub>               |                  | V <sub>OUT</sub> voltage (active)                      | $I_{OUT1} = 80 \text{ mA}$ $(V_{CC} > V_{SW})$                                                           | V <sub>CC</sub> –<br>0.3    | V <sub>CC</sub> –<br>0.15   |                    | ٧           |
|                                 |                  |                                                        | $I_{OUT1} = 250 \mu A,$<br>$V_{CC} > V_{SW}^{(4)}$                                                       | V <sub>CC</sub> –<br>0.0015 | V <sub>CC</sub> –<br>0.0006 |                    | ٧           |
| V                               |                  | V <sub>OUT</sub> voltage (battery                      | I <sub>OUT2</sub> = 250 μA,<br>V <sub>BAT</sub> = 2.2 V                                                  | V <sub>BAT</sub> –<br>0.1   | V <sub>BAT</sub> –<br>0.04  |                    | ٧           |
| V <sub>OUT2</sub>               |                  | backup)                                                | I <sub>OUT2</sub> = 1 mA,<br>V <sub>BAT</sub> = 2.2 V                                                    |                             | V <sub>BAT</sub> –<br>0.16  |                    | <b>&gt;</b> |
| V <sub>TPU1</sub>               |                  | Internal switched supply voltage (active)              | $I_{SOURCE} = 500 \mu A$<br>$(V_{CC} > V_{SW})$                                                          | V <sub>CC</sub> – 0.3       |                             |                    | V           |
| V <sub>TPU2</sub>               |                  | Internal switched supply voltage (battery backup)      | I <sub>SOURCE</sub> = 100 μA<br>(V <sub>BAT</sub> = 2.2 V)                                               |                             | V <sub>BAT</sub> –<br>0.10  |                    | V           |
|                                 |                  | Input leakage current (MR)                             | $\overline{MR} = 0 \text{ V}; \text{ V}_{CC} = 3 \text{ V}$                                              | 20                          | 75                          | 350                | μΑ          |
| ILI                             |                  | Input leakage current (PFI)                            | $0 V = V_{IN} = V_{CC}$                                                                                  | -25                         | 2                           | +25                | nA          |
| LI LI                           |                  | Input leakage current (TP1-TP4)                        | 0 V = V <sub>IN</sub> = V <sub>CC</sub>                                                                  | -1                          |                             | +1                 | μΑ          |
| I <sub>LO</sub>                 |                  | Output leakage current                                 | $0 V = V_{IN} = V_{CC}^{(5)}$                                                                            | -1                          |                             | +1                 | μΑ          |
| V <sub>IH</sub>                 |                  | Input high voltage (MR)                                | V <sub>RST</sub> (max) < V <sub>CC</sub> < 3.6V                                                          | 0.7V <sub>CC</sub>          |                             |                    | V           |
| V <sub>IL</sub>                 |                  | Input low voltage (MR)                                 | ARS1 (1110x) / ACC / 0.04                                                                                |                             |                             | 0.3V <sub>CC</sub> | V           |
| V <sub>OL</sub>                 |                  | Output low voltage (PFO, RST, Vccsw, SAL, BLD)         | $V_{CC} = V_{RST}$ (max),<br>$I_{SINK} = 3.2$ mA                                                         |                             |                             | 0.3                | ٧           |
| V <sub>OL</sub>                 |                  | Output low voltage (RST)                               | $I_{OL} = 40 \mu A; V_{CC} = 1.0V;$<br>$V_{BAT} = V_{CC};$<br>$T_A = 0^{\circ}C \text{ to } 85^{\circ}C$ |                             |                             | 0.3                | V           |
|                                 |                  |                                                        | $I_{OL} = 200\mu\text{A};$ $V_{CC} = 1.2\text{V}; V_{BAT} = V_{CC}$                                      |                             |                             | 0.3                | V           |

Table 6. DC and AC characteristics (continued)

| Sym                | Alter-<br>native | Description                                                                            | Test c                        | ondition <sup>(1)</sup>            | Min                 | Тур             | Max   | Unit          |
|--------------------|------------------|----------------------------------------------------------------------------------------|-------------------------------|------------------------------------|---------------------|-----------------|-------|---------------|
| V <sub>OHB</sub>   |                  | $V_{OH}$ battery backup ( $\overline{Vccsw}$ )                                         | I <sub>SOURCE</sub> = 100 μA, |                                    | 0.8V <sub>BAT</sub> |                 |       | V             |
|                    |                  | Pull-up supply voltage (open drain)                                                    | RST, SA                       | IL, BLD, PFO                       |                     |                 | 3.6   | ٧             |
| Power-fa           | ail comp         | arator                                                                                 |                               |                                    |                     |                 |       |               |
| V <sub>PFI</sub>   |                  | PFI input threshold                                                                    | PFI falling                   | (V <sub>CC</sub> < 3.6 V)          | 1.212               | 1.237           | 1.262 | V             |
|                    |                  | PFI hysteresis                                                                         | PFI Rising                    | g (V <sub>CC</sub> < 3.6 V)        |                     | 10              | 20    | mV            |
| t <sub>PFD</sub>   |                  | PFI to PFO propagation delay                                                           |                               |                                    |                     | 2               |       | μs            |
| Battery            | switcho          | ver                                                                                    |                               |                                    |                     |                 |       |               |
|                    |                  |                                                                                        | Power-                        | V <sub>BAT</sub> > V <sub>SW</sub> |                     | $V_{SW}$        |       | V             |
|                    |                  | Battery backup<br>switchover voltage <sup>(6)(7)</sup>                                 | down                          | $V_{BAT} < V_{SW}$                 |                     | $V_{BAT}$       |       | V             |
| V <sub>SO</sub>    |                  |                                                                                        | Power-up                      | $V_{BAT} > V_{SW}$                 |                     | V <sub>SW</sub> |       | V             |
| vso .              |                  |                                                                                        |                               | $V_{BAT} < V_{SW}$                 |                     | $V_{BAT}$       |       | V             |
|                    |                  | $V_{SW}$                                                                               |                               |                                    |                     | 2.4             |       | V             |
|                    |                  | Hysteresis                                                                             |                               |                                    |                     | 40              |       | mV            |
| Battery            | low volta        | age detect                                                                             |                               |                                    |                     |                 |       |               |
|                    |                  |                                                                                        | On                            | М                                  | 2.25                | 2.30            | 2.34  | V             |
| $V_{DET}$          |                  | Battery detect threshold                                                               | power-up                      | N                                  | 2.45                | 2.50            | 2.55  | V             |
|                    |                  |                                                                                        | only                          | 0                                  | 3.14                | 3.20            | 3.26  | V             |
| Voltage            | referenc         | e (option for STM1403A) <sup>(8)</sup>                                                 |                               |                                    |                     |                 |       |               |
|                    |                  | Voltage reference                                                                      | 0°C to 85°C                   |                                    | 1.212               | 1.237           | 1.262 | V             |
| V <sub>REF</sub>   |                  | (see Section 2.1.9: V <sub>REF</sub> reference voltage output (1.237, typ) on page 12) |                               | -40° to 0°C                        |                     | 1.237           | 1.274 | ٧             |
| 1                  |                  | Source ourrent                                                                         | 0°C to 85°C                   |                                    | 15                  | 25              |       | μΑ            |
| I <sub>REF+</sub>  |                  | Source current                                                                         | –40° to 0°C                   |                                    | 10                  | 15              |       | μΑ            |
| I <sub>REF</sub> _ |                  | Sink current                                                                           |                               |                                    | 10                  | 13              |       | μΑ            |
| V <sub>n</sub>     |                  | Output voltage noise                                                                   | f = 100                       | Hz to 100 kH                       |                     | 10-100          |       | $\mu V_{rms}$ |

Table 6. DC and AC characteristics (continued)

| iubic o.                        | Do and Ao ondidectricates (continued) |                        |                               |                         |       |       |      |      |
|---------------------------------|---------------------------------------|------------------------|-------------------------------|-------------------------|-------|-------|------|------|
| Sym                             | Alter-<br>native                      | Description            | Test condition <sup>(1)</sup> |                         | Min   | Тур   | Max  | Unit |
| Reset thresholds                |                                       |                        |                               |                         |       |       |      |      |
| V <sub>RST</sub> <sup>(9)</sup> | Reset threshold                       |                        | Т                             | V <sub>CC</sub> falling | 3.00  | 3.075 | 3.15 | V    |
|                                 |                                       | '                      | V <sub>CC</sub> rising        | 3.00                    | 3.085 | 3.17  | V    |      |
|                                 |                                       | Poset threshold        | S                             | V <sub>CC</sub> falling | 2.85  | 2.925 | 3.00 | V    |
|                                 |                                       | neset tillesiloid      |                               | V <sub>CC</sub> rising  | 2.85  | 2.935 | 3.02 | V    |
|                                 |                                       |                        | R                             | V <sub>CC</sub> falling | 2.55  | 2.625 | 2.70 | V    |
|                                 |                                       |                        |                               | V <sub>CC</sub> rising  | 2.55  | 2.635 | 2.72 | V    |
| t <sub>rec</sub>                |                                       | RST pulse width        |                               |                         | 140   | 200   | 280  | ms   |
| Push-button reset input         |                                       |                        |                               |                         |       |       |      |      |
| t <sub>MLMH</sub>               | t <sub>MR</sub>                       | MR pulse width         |                               |                         | 100   |       |      | ns   |
| t <sub>MLRL</sub>               | t <sub>MRD</sub>                      | MR to RST output delay |                               |                         |       | 60    | 500  | ns   |

- 1. Valid for ambient operating temperature:  $T_A = -40$  to  $85^{\circ}C$ ;  $V_{CC} = V_{RST}$  (max) to 3.6 V; and  $V_{BAT} = 2.8$  V (except where noted); typical values are for 3.3 V and  $25^{\circ}C$ .
- V<sub>CC</sub> supply current, logic input leakage, push-button reset functionality, PFI functionality, state of \overline{RST} tested at V<sub>BAT</sub> = 3.6 V, and V<sub>CC</sub> = 3.6 V. The state of \overline{RST} and \overline{PFO} is tested at V<sub>CC</sub> = V<sub>CC</sub> (min). V<sub>BAT</sub> is voltage measured at the pin.
- 3. Tested at  $V_{BAT}$  = 3.6 V,  $V_{CC}$  = 3.5 V and 0 V.
- 4. Guaranteed by design.
- 5. The leakage current measured on the RST, SAL, PFO, and BLD pins are tested with the output not asserted (output high impedance).
- 6. When  $V_{BAT} > V_{CC} > V_{SW}$ ,  $V_{OUT}$  remains connected to  $V_{CC}$  until  $V_{CC}$  drops below  $V_{SW}$ .
- 7. When  $V_{SW} > V_{CC} > V_{BAT}$ ,  $V_{OUT}$  remains connected to  $V_{CC}$  until  $V_{CC}$  drops below the battery voltage  $(V_{BAT}) 75$  mV.
- 8. Maximum external capacitive load on  $V_{\mathsf{REF}}$  pin cannot exceed 1nF.
- The reset threshold tolerance is wider for V<sub>CC</sub> rising than for V<sub>CC</sub> falling due to the 10 mV (typ) hysteresis, which prevents internal oscillation.

Table 7. Physical and environmental tamper detection levels

| Sym              | Parameter                                                                          | Test<br>conditions <sup>(1)</sup>                              | Min                                        | Тур | Max                                     | Unit |
|------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|-----|-----------------------------------------|------|
| V <sub>HV</sub>  | Overvoltage trip level                                                             |                                                                | 4.0                                        | 4.2 | 4.4                                     | V    |
| V <sub>LV</sub>  | Undervoltage trip level                                                            |                                                                | 1.9                                        | 2.0 | 2.1                                     | ٧    |
|                  | SAL propagation delay time<br>(after over/under voltage<br>detection)              | V <sub>HV</sub> + 200 mV or<br>V <sub>LV</sub> – 200 mV        |                                            | 25  | 50                                      | μs   |
| V <sub>HTP</sub> | Trip point for NH physical tamper input pins (TP <sub>1</sub> or TP <sub>3</sub> ) |                                                                | V <sub>OUT</sub> –<br>1.3 V <sup>(2)</sup> |     | V <sub>OUT</sub> – 0.3 V <sup>(2)</sup> | ٧    |
| V <sub>LTP</sub> | Trip point for NL physical tamper input pins ( ${\rm TP_2}$ or ${\rm TP_4}$ )      |                                                                | 0.3                                        |     | 1.0                                     | ٧    |
|                  | SAL propagation delay time <sup>(3)</sup> (after physical tamper pin detection)    | $V_{HTP} = V_{OUT}/V_{TPU};$ $V_{LTP} = V_{SS}$ $V_{DD} = 3.6$ |                                            | 30  | 50                                      | μs   |
|                  | Physical tamper input (TP <sub>X</sub> ) glitch immunity                           |                                                                |                                            | 15  |                                         | μs   |

<sup>1.</sup> Valid for ambient operating temperature:  $T_A = -40$  to  $85^{\circ}C$ ;  $V_{CC} = V_{LV}$  to  $V_{HV}$  (except where noted).

<sup>2.</sup> In the case of STM1403A, physical tamper input pins ( $TP_X$ ) are referenced to  $V_{OUT}$  (pin 12). In the case of STM1403B or C,  $TP_X$  are referenced to  $V_{TPU}$  pin (pin 9).

<sup>3.</sup>  $V_{CC} = V_{RST}$  (max) to 3.6 V

# 8 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97.

The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.



Figure 28. QFN16 – 16-lead, quad, flat package, no lead, 3 x 3 mm body size, outline

Note: Drawing is not to scale.

Table 8. QFN16 – 16-lead, quad, flat package, no lead, 3 x 3 mm body size, mechanical data

| Cromb |      | mm   |      | inches |       |       |  |
|-------|------|------|------|--------|-------|-------|--|
| Symb  | Тур  | Min  | Max  | Тур    | Min   | Max   |  |
| Α     | 0.90 | 0.80 | 1.00 | 0.035  | 0.032 | 0.039 |  |
| A1    | 0.02 | 0.00 | 0.05 | 0.001  | 0.000 | 0.002 |  |
| A3    | 0.20 | _    | _    | 0.008  | _     | _     |  |
| b     | 0.25 | 0.18 | 0.30 | 0.010  | 0.007 | 0.012 |  |
| D     | 3.00 | 2.90 | 3.10 | 0.118  | 0.114 | 0.122 |  |
| D2    | 1.70 | 1.55 | 1.80 | 0.067  | 0.061 | 0.071 |  |
| Е     | 3.00 | 2.90 | 3.10 | 0.118  | 0.114 | 0.122 |  |
| E2    | 1.70 | 1.55 | 1.80 | 0.067  | 0.061 | 0.071 |  |
| е     | 0.50 | _    | _    | 0.020  | _     | _     |  |
| K     | 0.20 | _    | _    | 0.008  | _     | _     |  |
| L     | 0.40 | 0.30 | 0.50 | 0.016  | 0.012 | 0.020 |  |
| ddd   | -    | 0.08 | -    | -      | 0.003 | -     |  |
| Ch    | -    | 0.33 | -    | -      | 0.013 | _     |  |
| N     | 16   |      |      | 16     |       |       |  |

Figure 29. QFN16 – 16-lead, quad, flat package, no lead, 3 x 3 mm, recommended footprint



Note: Substrate pad should be tied to  $V_{SS}$ .

STM1403 Part numbering

# 9 Part numbering



6 = -40 to 85°C

#### Shipping method

F = ECOPACK® package, tape & reel

1. Contact local ST sales office for availability.

For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you.

Part numbering STM1403

Figure 30. Topside marking information



1. Options codes:

X = A, B, or C (for  $V_{OUT}$ )

X = T, S, or R (for reset threshold)

X = M, N, or O (for battery low voltage detect threshold)

2. Traceability codes

Y = Year

WW = Work Week

STM1403 Revision history

# 10 Revision history

Table 10. Document revision history

| Date          | Revision | Changes                                                                                                                         |  |  |  |  |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 11-Oct-2004   | 1        | First edition                                                                                                                   |  |  |  |  |
| 26-Nov-2004   | 1.1      | Corrected footprint dimensions; update characteristics (Figure 1, 2, 3, 4, 5, 6, 7, 8, 26, 27, 29; Table 1, 2, 3, 6, 7)         |  |  |  |  |
| 22-Dec-2004   | 1.2      | Update characteristics ( Figure 4; Table 6, 7, 9)                                                                               |  |  |  |  |
| 03-Feb-2005   | 1.3      | Update characteristics (Figure 4; Table 6, 7)                                                                                   |  |  |  |  |
| 25-Feb-2005   | 1.4      | Update temperature trip limits (Table 9)                                                                                        |  |  |  |  |
| 06-May-2005   | 1.5      | Update characteristics (Figure 3, 4, 28; Table 6, 7)                                                                            |  |  |  |  |
| 05-Aug-2005   | 2        | Removed STM1404 references ( <i>Figure 1, 2, 3, 4, 5, 6, 7, 8, 26, 27</i> ; <i>Table 1, 2, 5, 6, 7, 9</i> )                     |  |  |  |  |
| 18-Oct-2005   | 3        | Update hardware hookup, characteristics, Lead-free text; add marking information ( <i>Figure 4, 30</i> ; <i>Table 6, 7, 9</i> ) |  |  |  |  |
| 07-Feb-2007   | 4        | Update cover page, Table 7, and part numbering (Table 9).                                                                       |  |  |  |  |
| 20-Aug-2008 5 |          | Minor formatting changes, updated <i>Table 1</i> and <i>7</i> .                                                                 |  |  |  |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

