# 512K x 72 SYNCHRONOUS PIPELINE BURST ZBL SRAM ## **FEATURES** - Fast clock speed: 150, 133, and 100MHz - Fast access times: 3.8ns, 4.2ns, and 5.0ns - Fast OE# access times: 3.8ns, 4.2ns, and 5.0ns - High performance 3-1-1-1 access rate - 2.5V ± 5% power supply - Common data inputs and data outputs - Byte write enable and global write control - Six chip enables for depth expansion and address pipeline - Internally self-timed write cycle - Burst control pin (interleaved or linear burst sequence) - Automatic power-down for portable applications - Commercial, industrial and military temperature ranges - Packaging: - 152 PBGA package 17 x 23mm #### **BENEFITS** - 30% space savings compared to equivalent TQFP solution - Reduced part count - 24% I/O reduction - Laminate interposer for optimum TCE match - Low Profile - Reduce layer count for board routing - Suitable for hi-reliability applications - User configurable as 1M x 36 or 2M x 18 - Upgradable to 1M x 72 (contact factory for availability) # **DESCRIPTION** The WEDC SyncBurst - SRAM employs high-speed, low-power CMOS design that is fabricated using an advanced CMOS process. WEDC's 32Mb SyncBurst SRAMs integrate two 512K x 36 SSRAMs into a single BGA package to provide 512K x 72 configuration. All synchronous inputs pass through registers controlled by a positive-edge-triggered single-clock input (CLK). The ZBL or Zero Bus Latency Memory utilizes all the bandwidth in any combination of operating cycles. Address, data inputs, and all control signals except output enable and linear burst order are synchronized to input clock. Burst order control must be tied "High or Low." Asynchronous inputs include the sleep mode enable (ZZ). Output Enable controls the outputs at any given time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off-chip write pulse generation and provides increased timing flexibility for incoming signals. <sup>\*</sup> This product is under development, is not qualified or characterized and is subject to change without notice. #### **FUNCTIONAL BLOCK DIAGRAM** White Electronic Designs Corp. reserves the right to change products or specifications without notice. ## **PIN CONFIGURATION** (TOP VIEW) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|--------------------|--------------------|-------------------|------------------|------------------|------------------|------------------|------------------|------------------| | Α | - | ADV0 | OE <sub>0</sub> # | DQB <sub>2</sub> | DQB <sub>4</sub> | DQB <sub>6</sub> | DNU | DQA <sub>6</sub> | DQA <sub>2</sub> | | В | CKE <sub>0</sub> # | WE <sub>0</sub> # | DQB <sub>7</sub> | DQB <sub>5</sub> | DQB <sub>3</sub> | DQB <sub>0</sub> | DQA <sub>7</sub> | DQA <sub>3</sub> | DQA <sub>1</sub> | | С | CLK <sub>0</sub> | CS <sub>20</sub> # | DQC <sub>2</sub> | DQPC | DQPB | DQB <sub>1</sub> | DQD <sub>7</sub> | DQA <sub>4</sub> | DQA <sub>0</sub> | | D | BWA# | BWB# | DQC3 | Vss | Vss | Vss | DQD6 | DQA5 | DQPA | | Е | BWC# | BWD# | DQC4 | Vccq | Vccq | Vccq | DQD5 | DQPD | ZZ | | F | CS10# | CS <sub>20</sub> | DQC <sub>5</sub> | Vccq | Vccq | Vss | DQD4 | DNU* | A <sub>0</sub> | | G | A <sub>7</sub> | DQC <sub>0</sub> | DQC <sub>7</sub> | Vss | Vcc | Vcc | DQD <sub>3</sub> | A <sub>1</sub> | A3 | | Н | A <sub>18</sub> | DQC <sub>1</sub> | DQC <sub>6</sub> | Vcc | Vcc | Vcc | DQD <sub>2</sub> | A <sub>2</sub> | <b>A</b> 5 | | J | <b>A</b> 9 | A <sub>6</sub> | DQF <sub>2</sub> | Vss | Vss | Vss | DQD <sub>1</sub> | A <sub>4</sub> | A <sub>16</sub> | | K | A <sub>8</sub> | DQF <sub>4</sub> | DQF <sub>3</sub> | Vcc | Vcc | Vcc | DQD <sub>0</sub> | A <sub>14</sub> | A <sub>15</sub> | | L | A <sub>17</sub> | DQF <sub>5</sub> | DQF <sub>6</sub> | Vcc | Vcc | Vss | DQE <sub>6</sub> | A <sub>12</sub> | A <sub>13</sub> | | М | ADV <sub>1</sub> | OE <sub>1</sub> # | DQF <sub>7</sub> | Vss | Vccq | Vssq | DQE <sub>7</sub> | A <sub>10</sub> | A <sub>11</sub> | | N | CKE <sub>1</sub> # | WE1# | DQPF | Vccq | Vccq | Vccq | DQE <sub>5</sub> | DQE3 | LBO# | | Р | CLK <sub>1</sub> | CS21# | DQF <sub>1</sub> | Vss | Vss | Vss | DQE4 | DQE2 | DQE <sub>0</sub> | | R | BWE# | BWF# | DQF <sub>0</sub> | DQG <sub>1</sub> | DQG4 | DQH <sub>1</sub> | DQH <sub>2</sub> | DQE1 | DQPE | | Т | BWG# | BWH# | DQG₀ | DQG <sub>2</sub> | DQG <sub>5</sub> | DQH₀ | DQH <sub>4</sub> | DQH <sub>7</sub> | DQPH | | U | CS <sub>11</sub> # | CS <sub>21</sub> | DQG <sub>3</sub> | DQPG | DQG <sub>6</sub> | DQG <sub>7</sub> | DQH <sub>3</sub> | DQH₅ | DQH <sub>6</sub> | | | | | | | | | | | | NOTES: DNU means Do Not Use and are reserved for future use. <sup>\*</sup> Pin F8 reserved for A19 upgrade to 1M x 72. ## **FUNCTION DESCRIPTION** The WEDPZ512K72S-XBX is an ZBL SSRAM designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from Read to Write, or vice versa. All inputs (with the exception of OE#, LBO# and ZZ) are synchronized to rising clock edges. All read, write and deselect cycles are initiated by the ADV input. Subsequent burst addresses can be internally generated by the burst advance pin (ADV). ADV should be driven to Low once the device has been deselected in order to load a new address for next operation. Clock Enable (CKE#) pin allows the operation of the chip to be suspended as long as necessary. When CKE# is high, all synchronous inputs are ignored and the internal device registers will hold their previous values. NBL SSRAM latches external address and initiates a cycle when CKE and ADV are driven low at the rising edge of the clock. Output Enable (OE#) can be used to disable the output at any given time. Read operation is initiated when at the rising edge of the clock, the address presented to the address inputs are latched in the address register, CKE# is driven low, the write enable input signals WE# are driven high, and ADV driven low. The internal array is read between the first rising edge and the second rising edge of the clock and the data is latched in the output register. At the second clock edge the data is driven out of the SRAM. During read operation OE# must be driven low for the device to drive out the requested data. Write operation occurs when WE# is driven low at the rising edge of the clock. BW#[h:a] can be used for byte write operation. The pipe-lined ZBL SSRAM uses a latelate write cycle to utilize 100% of the bandwidth. At the first rising edge of the clock, WE# and address are registered, and the data associated with that address is required two cycles later. Subsequent addresses are generated by ADV High for the burst access as shown below. The starting point of the burst seguence is provided by the external address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state of the LBO# pin. When this pin is low, linear burst sequence is selected. And when this pin is high, Interleaved burst sequence is selected. During normal operation, ZZ must be driven low. When ZZ is driven high, the SRAM will enter a Power Sleep Mode after two cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM operates after two cycles of wake up time. ## **BURST SEQUENCE TABLE** | (Interleaved Burst, LBO# = High) | | | | | | | | | | |----------------------------------|--------|--------|----|-----|------|-----|------|--------|----| | 1 DO# D:- | | Case 1 | | Cas | se 2 | Cas | se 3 | Case 4 | | | LBO# Pin | High | A1 | A0 | A1 | A0 | A1 | A0 | A1 | Α0 | | First Address | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | Fourth Ac | ldress | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | $\label{eq:NOTE:loop} \mbox{NOTE: LBO pin must be tied to High or Low, and Floating State must not be allowed.}$ | (Linear Burst, LBO# = Low) | | | | | | | | | | |----------------------------|-------|--------|----|-----|-----|-----|-----|--------|----| | I DO# D:- | Ulanh | Case 1 | | Cas | e 2 | Cas | e 3 | Case 4 | | | LBO# Pin High | | A1 | A0 | A1 | Α0 | A1 | A0 | A1 | A0 | | First Add | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | Fourth Address | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | ## **TRUTH TABLES** ## SYNCHRONOUS TRUTH TABLE | CE#x | ADV | WE# | BW#x | OE# | CKE# | CLK | Address Accessed | Operation | |------|-----|-----|------|-----|------|-----|------------------|----------------------------| | Н | L | Х | Х | Х | L | 1 | N/A | Deselect | | Х | Н | Х | Х | X | L | 1 | N/A | Continue Deselect | | L | L | Н | Х | L | L | 1 | External Address | Begin Burst Read Cycle | | Х | Н | Х | X | L | L | 1 | Next Address | Continue Burst Read Cycle | | L | L | Н | X | Н | L | 1 | External Address | NOP/Dummy Read | | Х | Н | X | X | Н | L | 1 | Next Address | Dummy Read | | L | L | L | L | Χ | L | 1 | External Address | Begin Burst Write Cycle | | Х | Н | Х | L | Х | L | 1 | Next Address | Continue Burst Write Cycle | | L | L | L | Н | Х | L | 1 | N/A | NOP/Write Abort | | Х | Н | Х | Н | Х | L | 1 | Next Address | Write Abort | | Х | Х | Х | Х | X | Н | 1 | Current Address | Ignore Clock | #### NOTES: - 1) X means "Don't Care." - 2) The rising edge of clock is symbolized by ( $\uparrow$ ). - 3) A continue deselect cycle can only be entered if a deselect cycle is executed first. - WRITE# = L means Write operation in WRITE TRUTH TABLE. WRITE# = H means Read operation in WRITE TRUTH TABLE. - 5) Operation finally depends on status of asynchronous input pins (ZZ and OE#). - 6) CE#x refers to the combination of CS#1 and CS#2. #### WRITE TRUTH TABLE | WE# | BW#a | BW#b | BW#c | BW#d | Operation | |-----|------|------|------|------|-----------------| | Н | Х | Χ | X | Χ | Read | | L | L | Н | Н | Н | Write Byte a | | L | Н | L | Н | Н | Write Byte b | | L | Н | Н | L | Н | Write Byte c | | L | Н | Н | Н | L | Write Byte d | | L | L | L | L | L | Write All Bytes | | L | Н | Н | Н | Н | Write Abort/NOP | #### NOTES: - 1) X means "Don't Care." - 2) All inputs in this table must meet setup and hold time around the rising edge of CLK (↑). - Replace BW#a with BW#e, BW#b, with BW#f, BW#c with BW#g and BW#d with BW#h for operation of IC2. PRFI IMINARY\* #### **ABSOLUT MAXIMUM RATINGS\*** | V <sub>IN</sub> Voltage or any other pin relative to V <sub>SS</sub> | -0.3V to +3.6V | |----------------------------------------------------------------------|-----------------| | Voltage on V <sub>CC</sub> supply relative to V <sub>SS</sub> | -0.3V to +3.6V | | Storage temperature (BGA) | -55°C to +150°C | <sup>\*</sup> Stress greater than those listed under "Absolute Maximum Ratings: may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **ELECTRICAL CHARACTERISTICS** (-55°C T<sub>A</sub> +125°C) | Description | Symbol | Conditions | Min | Max | Units | Notes | |------------------------------|--------|----------------------------------------|-------|----------|-------|-------| | Input High (Logic 1) Voltage | VIH | | 1.7 | Vcc +0.3 | ٧ | 1 | | Input Low (Logic 0) Voltage | VIL | | -0.3 | 0.7 | V | 1 | | Input Leakage Current | lıL | Vcc = Max, 0V Vin Vcc | -4 | +4 | μA | 2 | | Output Leakage Current | ILO | Output(s) Disabled, Vout = Vss to Vccq | -2 | +2 | μA | | | Output High Voltage | Voн | Iон = -1.0mA | 2.0 | | V | 1 | | Output Low Voltage | Vol | IoL = 1.0mA | | 0.4 | V | 1 | | Supply Voltage | Vcc | | 2.375 | 2.625 | V | 1 | | I/O Power Supply | Vccq | | 2.375 | 2.625 | ٧ | 1 | #### NOTES: - 1) All voltages referenced to Vss (GND) - 2) ZZ pin has an internal pull-up and input leakage = $\pm$ 20 $\mu$ A. #### DC CHARACTERISTICS $(-55^{\circ}C T_A + 125^{\circ}C)$ | Description | Symbol | Conditions | 150MHz<br>(Max) | 133MHz<br>(Max) | 100MHz<br>(Max) | Units | Notes | |------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-------|-------| | Power Supply<br>Current: Operating | IDD | Device Selected; All Inputs ≤ V <sub>IL</sub> or ≥ V <sub>IH</sub> ; Cycle<br>Time ≥ T <sub>CYC</sub> MIN; V <sub>CC</sub> = MAX; Output Open | 700 | 650 | 600 | mA | 1 | | Power Supply<br>Current: Standby | I <sub>SB2</sub> | Device Deselected; Vcc = MAX; All Inputs ≤ ViL or ≥ ViH All Inputs Static; CLK Frequency = MAX Output Open, ZZ ≥ Vcc - 0.2V | 120 | 120 | 120 | mA | | | Clock Running<br>Standby Current | Isb | Device Deselected; Vcc = MAX; All Inputs<br>≤ Vss + 0.2 or Vcc - 0.2; f = MAX ; ZZ ≤ V <sub>IL</sub> | 180 | 180 | 160 | mA | | #### NOTE: lob is specified with no output current and increases with faster cycle times. Indicreases with faster cycle times and greater output loading. #### **BGA CAPACITANCE** $(T_A = + 25^{\circ}C, f = 1MHz)$ | Description | Symbol | Max | Units | Notes | |--------------------------------------|--------|-----|-------|-------| | Control Input Capacitance (LBO#, ZZ) | Cic | 16 | pF | 1 | | Control Input Capacitance | Cı | 8 | pF | 1 | | Input/Output Capacitance (DQ) | Co | 10 | pF | 1 | | Address Capacitance | CA | 16 | pF | 1 | | Clock Capacitance | Сск | 6 | pF | 1 | #### NOTE: This parameter is not tested but guaranteed by design. #### THERMAL RESISTANCE | Parameter | Symbol | Max | Unit | |---------------------------------------------|--------|------|------| | Thermal Resistance: Die Junction to Ambient | θЈА | 28.7 | °C/W | | Thermal Resistance: Die Junction to Ball | θЈВ | 16.0 | °C/W | | Thermal Resistance: Die Junction to Case | θЈС | 7.1 | °C/W | Note: Refer to Application Note "PBGA Thermal Resistance Corrleation" for further information regarding WEDC's thermal modeling. #### **AC CHARACTERISTICS** (-55°C TA +125°C) | Parameter | Symbol | 150 | MHz | 1Hz 133MHz | | | 100MHz | | |-------------------------------------|-----------------|-----|-----|------------|-----|------|--------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Units | | Clock Time | tcyc | 6.7 | | 7.5 | | 10.0 | | ns | | Clock Access Time | tcp | | 3.8 | | 4.2 | | 5.0 | ns | | Output enable to Data Valid | toe | | 3.8 | | 4.2 | | 5.0 | ns | | Clock High to Output Low-Z | tızc | 1.5 | | 1.5 | | 1.5 | | ns | | Output Hold from Clock High | tон | 1.5 | | 1.5 | | 1.5 | | ns | | Output Enable Low to output Low-Z | tlzoe | 0.0 | | 0.0 | | 0.0 | | ns | | Output Enable High to Output High-Z | thzoe | | 3.0 | | 3.5 | | 3.5 | ns | | Clock High to Output High-Z | tHZC | | 3.0 | | 3.5 | | 3.5 | ns | | Clock High Pulse Width | tсн | 2.5 | | 2.5 | | 3.0 | | ns | | Clock Low Pulse Width | tcL | 2.5 | | 2.5 | | 3.0 | | ns | | Address Setup to Clock High | tas | 1.5 | | 1.5 | | 1.5 | | ns | | CKE Setup to Clock High | tces | 1.5 | | 1.5 | | 1.5 | | ns | | Data Setup to Clock High | t <sub>DS</sub> | 1.5 | | 1.5 | | 1.5 | | ns | | Write Setup to Clock High | tws | 1.5 | | 1.5 | | 1.5 | | ns | | Address Advance to Clock High | tadvs | 1.5 | | 1.5 | | 1.5 | | ns | | Chip Select Setup to Clock High | tcss | 1.5 | | 1.5 | | 1.5 | | ns | | Address Hold to Clock high | tah | 0.5 | | 0.5 | | 0.5 | | ns | | CKE Hold to Clock High | tcen | 0.5 | | 0.5 | | 0.5 | | ns | | Data Hold to Clock High | t <sub>DH</sub> | 0.5 | | 0.5 | | 0.5 | | ns | | Write Hold to Clock High | twн | 0.5 | | 0.5 | | 0.5 | | ns | | Address Advance to Clock High | tadvh | 0.5 | | 0.5 | | 0.5 | | ns | | Chip Select Hold to Clock High | tcsH | 0.5 | | 0.5 | | 0.5 | | ns | | | | | | | | | | | #### NOTES: - All Address inputs must meet the specified setup and hold times for all rising clock (CLK) edges when ADV is sampled low and CS#x is sampled valid. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected. - 2) Chip enable must be valid at each rising edge of CLK (when ADV is Low) to remain enabled. - A write cycle is defined by WE# low having been registered into the device at ADV Low. A Read cycle is defined by WE# High with ADV Low. Both cases must meet setup and hold times. ## **AC TEST CONDITIONS** | Parameter | Value | |------------------------------------------|-------------------------| | Input Pulse Level | 0 to 2.5V | | Input Rise and Fall Time | 1.0V/ns | | Input and Output Timing Reference Levels | 1.25V | | Output Load | See Output Load (A & B) | ## **OUTPUT LOAD (A)** \*Including Scope and Jig Capacitance #### **OUTPUT LOAD (B)** White Electronic Designs Corp. reserves the right to change products or specifications without notice. # **SNOOZE MODE** SNOOZE MODE is a low-current, "power-down" mode in which the device is deselected and current is reduced to ISB<sub>2Z</sub>. The duration of SNOOZE MODE is dictated by the length of time Z is in a HIGH state. After the device enters SNOOZE MODE, all inputs except ZZ become gated inputs and are ignored. ZZ is an asynchronous, active HIGH input that causes the device to enter SNOOZE MODE. When ZZ becomes a logic HIGH, ISB2z is guaranteed after the setup time tzz is met. Any READ or WRITE operation pending when the device enters SNOOZE MODE is not guaranteed to complete successfully. Therefore, SNOOZE MODE must not be initiated until valid pending operations are completed. #### **SNOOZE MODE** | Description | Conditions | Symbol | Min | Max | Units | |------------------------------------|------------|--------------------|-----|-----|-------| | Current during SNOOZE MODE | ZZ ≥ ViH | ISB <sub>2</sub> z | | 20 | mA | | ZZ active to input ignored | | tzz | | 2 | cycle | | ZZ inactive to input sampled | | t <sub>RZZ</sub> | 2 | | cycle | | ZZ active to snooze current | | tzzı | | 2 | cycle | | ZZ inactive to exit snooze current | | t <sub>RZZI</sub> | 0 | | ns | #### SNOOZE MODE TIMING DIAGRAM ## TIMING WAVEFORM OF READ CYCLE ## TIMING WAVEFORM OF WRITE CYCLE #### TIMING WAVEFORM OF SINGLE READ/WRITE # TIMING WAVEFORM OF CKE OPERATION PRFI IMINARY\* #### TIMING WAVEFORM OF CE OPERATION #### PACKAGE DIMENSION: 152 BUMP PBGA ALL LINEAR DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES #### ORDERING INFORMATION White Electronic Designs Corp. reserves the right to change products or specifications without notice. # **Document Title** 512K x 72 Synchronous SRAM - NBL # **Revision History** | Rev# | History | Release Date | Status | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------| | Rev 0 | Initial Release | February 2001 | Advanced | | Rev 1 | Changes (Pg. 1, 5, 6, 13) 1.1 Block Diagram: Change DQ <sub>D</sub> to DQ <sub>PD</sub> , Font Consistency 1.2 Electrical Characteristics Note 2: Change reference to mA instead of MA. 1.3 DC Characteristics: Adjust location of Units & Notes for IsB2. 1.4 AC Characteristics: Change temperature range to (-55°C ≤ T <sub>A</sub> ≤ +125°C) 1.5 Package Dimension: Adjust length line to end of package 1.6 Block Diagram: Adjust look for consistency 1.7 DC Characteristics: ISB2 condition should read All Inputs ≤ V <sub>IL</sub> or ≥ V <sub>IH</sub> instead of > V <sub>IH</sub> 1.8 Figure 2: Inputs transition should not be shown fully connected. 1.9 Figure 6: Unknown text deleted from timing diagram 1.10 Package Dimension: Ball diameter arrow corrected to point to ball. | April 2001 | Advanced | | Rev 2 | Change (Pg. 1) 1.1 Change status from Advanced to Preliminary | November 2001 | Preliminary | | Rev 3 | Changes (Pg. 1, 2) 1.1 Block Diagram: Address lines should be A0-18 1.2 Pin Configuration: Add Note *Pin F8 reserved for A19 upgrade to 1Mx72. | November 2001 | Preliminary | | Rev 4 | Changes (Pg. 1, 5) 1.1 BGA Capacitance: Remove references to temperature in individual conditions 1.2 Change CI from 10pF to 8pF 1.3 Change CA from 20pF to 16pF 1.4 Change CCK from 7pF to 6pF 1.5 Add Control Input Capacitance (CIC) 16pF | November 2002 | Preliminary | | Rev 5 | Changes (Pg. 5) 1.1 Add Thermal Resistance table 1.2 Update current values 1.3 Update package mechanical drawing | May 2003 | Preliminary | | Rev 6 | Changes (Pg. 1, 13, 14, 15) 1.1 Change mechanical drawing to new style | November 2003 | Preliminary |