## COMBINATION MOTOR DRIVERS WITH DC-DC CONVERTERS #### **FEATURES** - Configurable to Eight Modes of Combination Motor Driver - Bipolar Stepper Motor Driver - 16-Step Current-Mode Control - 800-mA Average Output Current as Stepper Motor Drive - DC Motor Driver - 800-mA Maximum Continuous Current and 8-A/500-ns or 3-A/100-ms Peak Current for Each DC Motor Drive - Low ON resistance $R_{ds(ON)} = 0.55 \Omega$ at $T_J = 25$ °C (Typ) - Three Integrated DC-DC Converters - On/Off Selectable Using C\_SELECT Pin and Serial Interface - Outputs Programmable With External Resistor Network From 1.5 V to VDIN x 0.8 - 1.5-A Output Capability for All Three Channels - 7-V to 40-V Operating Voltage Range for DC-DC Converters - Two Serial Interfaces for Communications - Thermally-Enhanced Surface-Mount 64-Pin QFP PowerPAD™ Package (Eco-Friendly – RoHS and No Sb/Br) - Power-Down Function (Deep-Sleep Mode) - Reset Signal Output (Active Low) - Reset (All Clear) Control Input ### **DESCRIPTION/ORDERING INFORMATION** The DRV8809/DRV8810 provides an integrated motor driver solution. The chip has four H-bridges internally and is configurable to eight different modes of combination motor driver control. The output driver block for each H-bridge consists of N-channel power MOSFETs configured as full H-bridges to drive the motor windings. The stepper motor control has a 16-step mode programmable through the three-wire serial interface (SPI). The SPI input pins are 3.3-V compatible and 5-V tolerant. The DRV8809/DRV8810 has three DC-DC switch-mode buck converters to generate a programmable output voltage from 1.5 V to 80% of VDIN (Channel A) or up to 10 V (for Channel B and Channel C), with up to 1.5-A load current capability. The outputs are selected using the C\_SELECT terminal at start-up or using serial interface during operation. An internal shutdown function is provided for overcurrent protection (OCP), short-circuit protection, overvoltage/undervoltage lockout (UVLO), and thermal shutdown (TSD). Also, the device has a reset function that operates at power on and at input to the In-Reset pin. #### ORDERING INFORMATION | T <sub>A</sub> | PACKAGE <sup>(1)(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|-----------------------------|-----------------------|------------------| | -20°C to 80°C | Plastic QFP 64 (S-PQFP-G64) | DRV8809A0PAP | DRV8809A0PAP | | -20 C 10 60 C | Plastic QFF 64 (3-FQFF-G64) | DRV8810A0PAP | DRV8810A0PAP | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. ΔΔ Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments Inc. # BLOCK DIAGRAM (One Stepper Motor and Two DC Motor Drives) # PAP PACKAGE (TOP VIEW) #### **TERMINAL FUNCTIONS** | | | | | | ONCTIONS | | |-----|-----------------------|-------------------|-----|----------|----------|------------------------------------------| | | TERMINA | \L | | PULLUP/ | SHUNT | | | NO. | NAME IN<br>SETUP MODE | NAME IN OPERATION | I/O | PULLDOWN | RESISTOR | DESCRIPTION | | 1 | Test-LGND | Test-LGND | - | | | Low power or analog ground | | 2 | MGND | MGND | - | | | Power ground for motor | | 3 | OUTA- | OUTA- | 0 | | | Motor-drive output for winding A- | | 4 | RSA | RSA | I | | | Channel A current-sense resistor | | 5 | RSA | RSA | I | | | Channel A current-sense resistor | | 6 | OUTA+ | OUTA+ | 0 | | | Motor-drive output for winding A+ | | 7 | MGND | MGND | - | | | Power ground for motor | | 8 | MGND | MGND | - | | | Power ground for motor | | 9 | OUTB+ | OUTB+ | 0 | | | Motor-drive output for winding B+ | | 10 | RSB | RSB | I | | | Channel B current-sense resistor | | 11 | RSB | RSB | I | | | Channel B current-sense resistor | | 12 | OUTB- | OUTB- | 0 | | | Motor-drive output for winding B- | | 13 | MGND | MGND | - | | | Power ground for motor | | 14 | LGND | LGND | - | | | Low-power or analog ground | | 15 | DCDC_MODE | DCDC_MODE | I | Up | 200 kΩ | DC-DC Ch-B/Ch-C operation mode select | | 16 | FBC | FBC | I | | | Feedback signal for DC-DC converter C | | 17 | OD_C | OD_C | 0 | | | Output for DC-DC switch mode regulator C | | 18 | OD_C | OD_C | 0 | | | Output for DC-DC switch mode regulator C | | 19 | OD_B | OD_B | 0 | | | Output for DC-DC switch mode regulator B | | 20 | OD_B | OD_B | 0 | | | Output for DC-DC switch mode regulator B | | 21 | FBB | FBB | 1 | | | Feedback signal for DC-DC converter B | | 22 | VCP | VCP | - | | | Charge pump capacitor | # **TERMINAL FUNCTIONS (continued)** | | TERMINA | L | | WIIITAL I OITO | • | ,<br> | |-----|-----------------------|-------------------|-----|---------------------|-------------------|-------------------------------------------------------------------------------------------| | NO. | NAME IN<br>SETUP MODE | NAME IN OPERATION | I/O | PULLUP/<br>PULLDOWN | SHUNT<br>RESISTOR | DESCRIPTION | | 23 | OSCD_mon | OSCD_mon | 0 | | | OSCD clock monitoring | | 24 | CP2 | CP2 | - | | | Charge-pump bucket capacitor (high side) | | 25 | CP1 | CP1 | - | | | Charge-pump bucket capacitor (low side) | | 26 | VDIN | VDIN | | | | Voltage supply for DC-DC converter | | 27 | VDIN | VDIN | | | | Voltage supply for DC-DC converter | | 28 | VDIN | VDIN | | | | Voltage supply for DC-DC converter | | 29 | VM | VM | - | | | Voltage supply for motors | | 30 | VREF_AB | VREF_AB | I | | | Voltage reference for maximum stepper motor current through A and B bridges | | 31 | VREF_CD | VREF_CD | I | | | Voltage reference for maximum stepper motor current through C and D bridges | | 32 | FBA | FBA | I | | | Feedback signal for DC-DC converter A | | 33 | OD_A | OD_A | 0 | | | Output for DC-DC switch mode regulator A | | 34 | OD_A | OD_A | 0 | | | Output for DC-DC switch mode regulator A | | 35 | LGND | LGND | - | | | Low-power or analog ground | | 36 | MGND | MGND | - | | | Power ground for motor | | 37 | OUTC- | OUTC- | 0 | | | Motor-drive output for winding C- | | 38 | RSC | RSC | I | | | Channel C current-sense resistor | | 39 | RSC | RSC | I | | | Channel C current-sense resistor | | 40 | OUTC+ | OUTC+ | 0 | | | Motor-drive output for winding C+ | | 41 | MGND | MGND | - | | | Power ground for motor | | 42 | MGND | MGND | ı | | | Power ground for motor | | 43 | OUTD+ | OUTD+ | 0 | | | Motor-drive output for winding D+ | | 44 | RSD | RSD | _ | | | Channel D current-sense resistor | | 45 | RSD | RSD | I | | | Channel D current-sense resistor | | 46 | OUTD- | OUTD- | 0 | | | Motor drive output for winding D- | | 47 | MGND | MGND | ı | | | Power ground for motor | | 48 | GND | GND | | | | Must be grounded | | 49 | C_SELECT | C_SELECT | _ | Up | 200 kΩ | DC-DC converter selector | | 50 | - | ENABLE_SD | _ | Down | 100 kΩ | Enable input for DC motor D control | | 50 | - | Reserved | 1 | Down | 100 kΩ | Reserved for DC motor operation | | 51 | STROBE_CD | ENABLE_SC | Ι | Down | 100 kΩ | Enable for DC motor C control | | 51 | STROBE_CD | ENABLE_LCD | I | Down | 100 kΩ | Enable for large DC motor CD control | | 51 | STROBE_CD | STROBE_CD | I | Down | 100 kΩ | Serial interface data strobe for H-bridge C, D stepper motor drive (latch on rising edge) | | 52 | TH_OUT | TH_OUT | 0 | Open drain | | Temperature-sensing output | | 53 | LOGIC OUT | LOGIC OUT | 0 | Open drain | | Protection-monitoring output | | 54 | - | Reserved | 1 | Down | 100 kΩ | Reserved for four DC motor operation | | 54 | - | ENABLE_SB | I | Down | 100 kΩ | Enable for DC motor B control | | 55 | STROBE_ AB | STROBE_ AB | I | Down | 100 kΩ | Serial interface data strobe for H-bridge A, B stepper motor drive (latch on rising edge) | | 55 | STROBE_AB | ENABLE_LAB | I | Down | 100 kΩ | Enable for large DC motor AB control | | 55 | STROBE_AB | ENABLE_SA | I | Down | 100 kΩ | Enable for DC motor A control | | 56 | nORT | nORT | 0 | Open drain | | Reset output (open drain) | | 57 | LGND | LGND | - | | | Low power or analog ground | | 58 | OSCM_mon | OSCM_mon | 0 | Open drain | | OSCM clock monitoring | | 59 | DATA_CD | PHASE_SD | I | Down | 100 kΩ | Serial input data for H-bridge C and D control | ## **TERMINAL FUNCTIONS (continued)** | | TERMINA | .L | | DIII LUD/ | OLUME | | |-----|-----------------------|-------------------|-----|---------------------|-------------------|------------------------------------------------| | NO. | NAME IN<br>SETUP MODE | NAME IN OPERATION | I/O | PULLUP/<br>PULLDOWN | SHUNT<br>RESISTOR | DESCRIPTION | | 59 | DATA_CD | DATA_CD | I | Down | 100 kΩ | Serial input data for H-bridge C and D control | | 60 | CLK_CD | PHASE_SC | I | Down | 100 kΩ | Phase input for DC motor C control | | 60 | CLK_CD | CLK_CD | I | Down | 100 kΩ | Clock input synchronization for serial data CD | | 60 | CLK_CD | PHASE_LCD | I | Down | 100 kΩ | Phase input for large DC motor CD control | | 61 | DATA_AB | DATA_AB | I | Down | 100 kΩ | Serial input data for H-bridge A and B control | | 61 | DATA_AB | PHASE_SB | I | Down | 100 kΩ | Phase input for DC motor B control | | 62 | CLK_AB | CLK_AB | I | Down | 100 kΩ | Clock input synchronization for serial data AB | | 62 | CLK_AB | PHASE_LAB | I | Down | 100 kΩ | Phase input for large DC motor AB control | | 62 | CLK_AB | PHASE_SA | I | Down | 100 kΩ | Phase input for DC motor A control | | 63 | nSLEEP=L | nSLEEP | I | Down | 100 kΩ | Enable/disable (part can be in sleep state) | | 64 | In-Reset | In-Reset | ı | Up | 200 kΩ | Reset (L: Reset, H/open: Normal operation) | ## Table 1. Alternate Functions of Select Pins By Operation Mode | CONFIC | | | | PI | IN | | | | |-----------------------------|-----------|------------|-----------|------------|-----------|-----------|----------|-----------| | CONFIG | 50 | 51 | 54 | 55 | 59 | 60 | 61 | 62 | | Default Name | ENABLE_SD | ENABLE_SC | ENABLE_SB | STROBE_AB | PHASE_ SD | PHASE_SC | DATA_AB | CLK_AB | | Dual Stepper | - | STROBE_CD | - | STROBE_AB | DATA_CD | CLK_CD | DATA_AB | CLK_AB | | Stepper +<br>Large DC | - | ENABLE_LCD | - | STROBE_AB | - | PHASE_LCD | DATA_AB | CLK_AB | | Stepper + Dual<br>Small DC | ENABLE_SD | ENABLE_SC | - | STROBE_AB | PHASE_SD | PHASE_SC | DATA_AB | CLK_AB | | Large DC +<br>Dual Small DC | ENABLE_SD | ENABLE_SC | - | ENABLE_LAB | PHASE _SD | PHASE_SC | - | PHASE_LAB | | Dual Large DC | - | ENABLE_LCD | - | ENABLE_LAB | - | PHASE_LCD | - | PHASE_LAB | | Quad Small<br>DC | ENABLE_SD | ENABLE_SC | ENABLE_SB | ENABLE_SA | PHASE_SD | PHASE_SC | PHASE_SB | PHASE_SA | | Large Stepper | - | STROBE_CD | - | STROBE_AB | DATA_CD | CLK_CD | DATA_AB | CLK_AB | | Ultra-Large DC | - | - | - | ENABLE_UL | - | - | - | PHASE_UL | Figure 1. Input Pin Configurations Figure 2. Open-Drain Output Pin Configurations ### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) | $V_{M}$ | Supply voltage <sup>(1)</sup> | 50 V | |------------------|-------------------------------------------------------------------|-----------------| | | Logic input voltage range, serial I/F inputs, and reset (2) | −0.3 V to 5.5 V | | | Continuous total power dissipation (θ <sub>JA</sub> = 20°C/W) | 4 W | | | Continuous motor-drive output current for each H-bridge (100 ms) | 3 A | | | Peak motor-drive output current for each H-bridge (500 ns) | 8 A | | | Continuous DC-DC converter output current | 1.5 A | | | Continuous DC-DC converter output current ODB, C in parallel mode | 3.0 A | | TJ | Operating junction temperature range (1 h) | 0°C to 150°C | | T <sub>stg</sub> | Storage temperature range | −65°C to 150°C | | | Lead temperature 1.6 mm (1/16 in) from case for 10 s | 260°C | | | ESD levels on every pin, Human-Body Model (HBM) | 2 kV | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### RECOMMENDED OPERATING CONDITIONS | | MIN | NOM | MAX | UNIT | |-----------------------------------------------------------|-----|-----|-----|------| | Supply voltage, V <sub>M</sub> for motor control | 18 | 27 | 40 | V | | Supply voltage for DC-DC converter (VDIN) | 7 | 27 | 40 | V | | Average output current for motor driver for each H-bridge | | | 800 | mA | | DC output current for DC-DC converter | | | 1.2 | Α | | DC output current for DC-DC in Ch-B/C parallel mode | | | 2.4 | Α | | Operating ambient temperature | -10 | | 50 | °C | | Operating junction temperature | 0 | | 120 | °C | #### **ELECTRICAL CHARACTERISTICS** $T_J = 0$ °C to 120°C, $V_M = 40$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------|----------------------------------------------------|-----|-----|-----|------| | Supply (SI | eep) Current | | | | | | | I <sub>SLEEP1</sub> | Supply (sleep) current 1 | nSLEEP = L, DC-DC all off | | 4 | 5 | mA | | I <sub>SLEEP2</sub> | Supply (sleep) current 2 | nSLEEP = L, V <sub>M</sub> = 8 V, Full duty cycle | | 7 | 10 | mA | | I <sub>SLEEP3</sub> | Supply (sleep) current 3 | nSLEEP = L, V <sub>M</sub> = 40 V, Full duty cycle | | 8 | 10 | mA | ### **ELECTRICAL CHARACTERISTICS** $T_J = 0$ °C to 120°C, $V_M = 7$ V to 40 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------|-------------------------------|-----|------|-----|------| | Digital Inte | erface Circuit | | | | | | | V <sub>IH</sub> | Digital high-level input voltage | Digital inputs <sup>(1)</sup> | 2 | | 5 | V | | I <sub>IH</sub> | Digital high-level input current | Digital inputs | | | 100 | μΑ | | V <sub>IL</sub> | Digital low-level input voltage | Digital inputs | | | 0.8 | V | | I <sub>IL</sub> | Digital low-level input current | Digital inputs | | | 100 | μΑ | | V <sub>hys</sub> | Digital input hysteresis | Digital inputs | 0.3 | 0.45 | 0.6 | V | | T <sub>degl</sub> | Digital input deglitch time | In-Reset | 2.5 | | 7.5 | μs | <sup>(1)</sup> Absolute maximum rating for charge-pump circuit is 60 V. <sup>(2)</sup> The negative spike less than -5 V and narrower than 50-ns duration should not cause any problem. $T_J = 0$ °C to 120°C, $V_M = 7$ V to 40 V (unless otherwise noted) | | PARAMETER | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------|---------------------|-----------------------|---------------------|------| | Charge-Pump | o VCP (= $_{P}$ = 0.1 $\mu$ F to 0.47 $\mu$ F, $C_{bk}$ = | 0.01 μF ± 10%) | | | | - <del></del> | | | V <sub>O</sub> (CP) | Output voltage | $I_{LOAD} = 0 \text{ mA},$ | $V_{M} > VthV_{M2}$ | V <sub>M</sub> + 10 | | V <sub>M</sub> + 13 | V | | f <sub>(CP)</sub> | Switching frequency | | | | 1.6 | | MHz | | t <sub>start</sub> | Start-up time | CStorage = 0.1 μF, | V <sub>M</sub> ≥ 16 V | | 0.5 | 2 | ms | | Internal Clock | k OSCi | 1 | , | | | ' | | | f <sub>OSCi</sub> | System clock frequency | | | 5.76 | 6.4 | 7.04 | MHz | | VREF Input | | | 1 | | | <u> </u> | | | $V_{REF}$ | Reference voltage input | | | 0.8 | 2.5 | 3.6 | V | | I <sub>leak-vr</sub> | Input leak current | | | | | 1 | μΑ | | | or DC-DC Start-Up Selection (DCDC_ | MODE = L) | | | | | - | | Vcs0 | DC-DC all off | | | 0 | | 0.3 | V | | Vcs1 | Turn on ODB then ODA | Pull down by external 20 | 00-kΩ resistor | 1.3 | | 2 | V | | Vcs2 | Turn on ODB then ODC | As pin open | | 3 | | 3.3 | V | | C_SELECT fo | or DC-DC Start-Up Selection (DCDC | | B/C Parallel Mode) | | | | | | Vcs0 | DC-DC all off | . , | , | 0 | | 0.3 | V | | Vcs1 | Turn on ODB/C then ODA | Pull down by external 20 | 00-kΩ resistor | 1.3 | | 2 | V | | Vcs2 | Turn on ODA then ODB/C | As pin open | | 3 | | 3.6 | V | | Three DC-DC | Converters <sup>(2)</sup> | | | | | | | | V <sub>DINOPE</sub> | Operating supply voltage | Ratio to V <sub>OUT</sub> (DC) | | | 1.25 = V <sub>O</sub> | | V | | | VoutA = 1.5 V - 30 V, | 20 V ≤ VDIN < 40 V | | -3 | Vo | 3 | | | ODA | VoutB/C = $1.5 \text{ V} - 10 \text{ V}$ , | 6.5 V ≤ VDIN < 20 V | | -3 | Vo | 5 | 0/ | | ODB<br>ODC | Programmable with external reference on FBX × VDIN > 1.25 × Vout (largest) | $Vth_{VM-} < VDIN < 6.5 V,$ | V <sub>O</sub> ≤ 3.3 V | -3 | Vo | 5 | % | | $V_{FB}$ | FBX feedback voltage | For ODA/B/C | | | 1.50 | | V | | I <sub>O ODx</sub> | ODx output current (dc) | With external L and C | | | | 1.5 | Α | | I <sub>O ODBC</sub> | OD <sub>BC</sub> output current (DC) in Ch-B/Ch-C parallel mode | With external L and C D | CDC_MODE = H | | | 3 | Α | | I <sub>O ODx2</sub> | Output current (dc) at low VDIN | VDIN = 7 V, | V <sub>O</sub> = 5 V | | | 0.8 | Α | | I <sub>O ODx3</sub> | Output current (dc) at low VDIN | VDIN = 7 V, | V <sub>O</sub> = 3.3 V | | | 1.5 | Α | | f <sub>OSCD</sub> | Switching (chopping frequency) | $f_{OSCD} = (0,0)$ | | 90 | 100 | 110 | kHz | | _ | FET ON resistance at 0.8 A for | T <sub>J</sub> = 25°C | | | 0.35 | | | | $R_{ds(ON)}$ | OD_x | T <sub>J</sub> = 120°C | | | | 0.50 | Ω | | | 5.5-V V <sub>O</sub> at VDIN = VthV_ | <u> </u> | | 4 | | | V | | 5 V-Low | V <sub>O</sub> voltage to 5.5 V | $VDIN = VthV_{-}, VthV_{-} = A^{(3)}$ | 5-V load (dc) = 0.5 | -30 | | | % | | | V <sub>O</sub> voltage drop from VDIN | A \*-' | | | | 1 | V | | Vo_min6 | V <sub>O</sub> setting without kick UVP when VDIN = VthV <sub>M+</sub> (V <sub>O</sub> setting at VDIN = 10 V) | VthV <sub>M+</sub> = 6-V load (DC) | = 0.5 A <sup>(4)</sup> | 6 | | | V | DCDC\_MODE = H, Ch-B and Ch-C are in parallel driving mode. Lower VDIN decrease gate drive and the voltage drop is increased. Specified by bench characterization only. $V_{OUT}$ (at VDIN = VthV<sub>M+</sub>) is lower than $V_O$ setting. When VDIN is down to VthV<sub>M+</sub>, undervoltage protection (UVP) shuts down the device, in case the $V_O$ is set as $V_O > 7$ V. Specified by design. $T_J = 0$ °C to 120 °C, $V_M = 7$ V to 40 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|---------------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|----------------| | Three DC-DC | Converter Protection | | | | | | | I <sub>O DD ODx</sub> | Overcurrent detect for OD_x source | Peak current in each ON cycle | 1.8 | | 3 | Α | | tFILT <sub>OCP</sub> | OCP filtering time | By OSCi cycles | | 2 | | cycles | | t <sub>ODSD</sub> | DC-DC shutdown filter | Number of subsequent chopping cycles with OCP detection | | 4 | | chop<br>cycles | | Vovpx | Overvoltage protection (OVP) | Percentage of nominal Voutx detected at VFB | 25 | 30 | 35 | % | | Vuvpx | Undervoltage protection (UVP) | Percentage of nominal Voutx detected at VFB (VFB decreasing) | -25 | -30 | -35 | % | | tVfilter | OVP/UVP filtering time | | 3 | 8 | 13 | us | | t <sub>sst</sub> | Start-up time with soft start | | | | 56 | ms | | V <sub>stover</sub> | Start-up overshoot | Ratio to V <sub>O</sub> | | | 3 | % | | V <sub>M</sub> Supervise | ory | | | | | | | VthV <sub>M</sub> | nORT for V <sub>M</sub> low threshold | V <sub>M</sub> decreasing | 4.5 | 5 | 6 | V | | VthV <sub>M+</sub> | nORT for V <sub>M</sub> high threshold | V <sub>M</sub> increasing | 5.5 | 6 | 7 | V | | VthV <sub>Mh</sub> | nORT for V <sub>M</sub> detect hysteresis | (VthV <sub>M+</sub> ) - (VthV_) | 0.5 | 1 | | V | | VthV <sub>M2</sub> | For motor driver off <sup>(5)</sup> | | | | 15 | V | | t <sub>VM</sub> filt | V <sub>M</sub> monitor filtering time | For V <sub>M</sub> threshold detect | 10 | | 30 | μs | | Thermal Shu | tdown (TSD) | | | | | | | T <sub>TSD</sub> | Thermal shutdown set points | | 150 | 170 | 190 | °C | | | Sense, Pre TSD (See Extended Setu | ıp Register Definition) | | | | | | T <sub>TSD0</sub> | Temperature sense point 0 | Register selectable,<br>Assert logic H at TH_OUT | 130 | 150 | 170 | °C | | T <sub>TSD1</sub> | Temperature sense point 1 | Register selectable,<br>Assert logic H at TH_OUT | 120 | 140 | 160 | °C | | Tc_sens | TH_OUT (analog out) temperature coefficient | Specified by design | | 6 | | mV/°C | | RESET/nOR | Γ։ Open-Drain Outputs (nORT, LOGIն | C_OUT, TH_OUT) | | | | | | V <sub>OH</sub> | High-state voltage | $R_L = 1 \text{ k}\Omega \text{ to } 3.3 \text{ V}$ | 3 | | | V | | V <sub>OL</sub> | Low-state voltage | $R_L = 1 \text{ k}\Omega \text{ to } 3.3 \text{ V}$ | | | 0.3 | V | | I <sub>OL</sub> | Low-state sink current | V <sub>O</sub> = 0.4 V | 3 | | | mA | | t <sub>r</sub> | Rise time | 10% to 90% | | | 1 | μs | | t <sub>f</sub> | Fall time | 90% to 10% | | | 50 | ns | | RESET/nOR | Γ Delay: Start-Up Sequence | 1 | | | | | | t <sub>ord1</sub> | nORT delay 1 | Reset deassertion from VthV <sub>M+</sub> < VDIN for DC-DC wake up falling | | 300 | 390 | ms | | t <sub>ord3</sub> | DC-DC turnon delay | From one DC-DC wake up to following DC-DC to go soft-start sequence | | 1.7 | | ms | | t <sub>ord4</sub> | nORT delay 4 | Reset deassertion from 2nd DC-DC wake up | | 120 | 180 | ms | | In-Reset | | , | | | | | | t <sub>reset</sub> | In-Reset assertion to nORT assertion delay | In-Reset falling to nORT failing | | 5 | 10 | μs | <sup>(5)</sup> No nORT assertion to $VthV_{M2}$ detection $T_J = 0$ °C to 120°C, $V_M = 7$ V to 40 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------------------------------|----------------------------------------------------------|------------|------|-------------------------------------------------------|--------| | H-Bridge Drivers | s (OUTx+ and OUTx-) | | | | | | | I <sub>OUT1</sub> (max) | Peak output current 1 | Less than 500-ns period | | | 8 | Α | | I <sub>OUT2</sub> (max) | Peak output current 2 | Less than 100-ms period | | | 3 | Α | | I <sub>OUT</sub> (max) | Average continuous output current | | | | 0.8 | Α | | D | FET ON resistance at 0.8 A | $T_J = 25$ °C | | 0.55 | | Ω | | $R_{ds(ON)}$ | FET ON resistance at 0.0 A | T <sub>J</sub> = 120°C | | | 1 | 12 | | I <sub>CEX</sub> | Output leakage current | V <sub>OUTX</sub> = 0 V or 10 V | | | 10 | μΑ | | I <sub>RS</sub> | Sense resistor supply current | nORT = Low | | | 15 | μΑ | | I <sub>OC Motor</sub> | Motor overcurrent threshold for each H-bridge <sup>(6)</sup> | | 3 | | 5 | Α | | t <sub>filterM</sub> | Motor overcurrent filter time | | 2.5 | 5 | 8.5 | μs | | f <sub>OSCM</sub> | Motor oscillator frequency | F_OSCM = (0,0) | 720 | 800 | 880 | kHz | | f <sub>chop</sub> | Motor chopping frequency = f <sub>OSCM</sub> /8 | F_OSCM = (0,0) | 90 | 100 | 110 | kHz | | Stepper Motor D | Prive (Parameters Are Tested With | out Motor Loading) | | | | | | I <sub>STEPMOTORAVG</sub> | Average stepper motor current for H-bridge | V <sub>M</sub> = 40 V | | | 800 | mA | | ISTEPMOTORPeak | Peak stepper motor current for H-bridge | V <sub>M</sub> = 40 V | | | 1.3 | Α | | | | VL <sub>16</sub> , Phase angle = 90° | 90° 100 | | | | | | | VL <sub>15</sub> , Phase angle = 84° | | 100 | | | | | | VL <sub>14</sub> , Phase angle = 79° | | 98 | | | | | | VL <sub>13</sub> , Phase angle = 73° | | 96 | 0<br>0<br>8<br>6 | | | | | VL <sub>12</sub> , Phase angle = 68° | | 92 | | | | | | VL <sub>11</sub> , Phase angle = 62° | | 88 | 1<br>10<br>15<br>5<br>8.5<br>880<br>110<br>800<br>1.3 | | | | | VL <sub>10</sub> , Phase angle = 56° | | 83 | | | | | Stepper motor current limit | VL <sub>9</sub> , Phase angle = 51° | | 77 | | | | | threshold | VL <sub>8</sub> , Phase angle = 45° | | 71 | | % | | | (internal reference) (7) | VL <sub>7</sub> , Phase angle = 40° | | 63 | | | | | | VL <sub>6</sub> , Phase angle = 34° | | 56 | | | | | | VL <sub>5</sub> , Phase angle = 28° | | 47 | | | | | | VL <sub>4</sub> , Phase angle = 23° | | 38 | | | | | | VL <sub>3</sub> , Phase angle = 17° | | 29 | | | | | | VL <sub>2</sub> , Phase angle = 11° | | 20 | | | | | | VL <sub>1</sub> , Phase angle = 6° | | 10 | | | | | | VL <sub>0</sub> , Phase angle = 0° | | 0 | | | | I <sub>OUT</sub> | Output current accuracy at 100% setting <sup>(7)</sup> | Excludes VREF and RSENS errors, $I_{OUT} > 1 A^{(7)(8)}$ | <b>-</b> 5 | | 5 | % | | Isw <sub>Leakage</sub> | Switch (driver MOSFET) leakage current | Outputs off | -10 | | 10 | μΑ | | t <sub>ab</sub> | Stepper motor blanking time | By OSCi cycles | 8 | | 9 | cycles | <sup>(6)</sup> When the overcurrent is detected, all H-bridges are shut down and assert nORT pulse (40 ms). <sup>7)</sup> This is not measured directly, checked by Itrip amplifier gain without motor loading <sup>(8)</sup> This device may show current setting error when motor current is less than 1 A, due to noise filter delay at the Itrip comparator. $T_J = 0$ °C to 120°C, $V_M = 7$ V to 40 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|------|------| | Stepper and | I DC Motor Drivers | | • | | | | | t <sub>r</sub> | Rise time | V <sub>M</sub> = 27 V | 100 | | 300 | ns | | t <sub>f</sub> | Fall time | 20% to 80% | 100 | | 300 | ns | | t <sub>PDOFF</sub> | Enable or strobe detection to sink or source gate off delay | | 50 | 150 | 400 | ns | | t <sub>COD</sub> | Crossover delay time, to prevent shoot through | | 100 | 600 | 1000 | ns | | t <sub>PDON</sub> | Enable or strobe detection to sink or source gate on delay | | | 750 | | ns | | DC Motor Di | rivers | | | | | | | t <sub>blank</sub> | Blanking time | TBLNK = $(0,0)$ for Min, $(1,1)$ for Max, $f_{CHOP} = 100 \text{ kHz}$ | 1.6 | | 5.65 | μs | | t <sub>wPminp</sub> | Minimum pulse duration (phase) | | | | 1 | μs | | t <sub>wPmine</sub> | Minimum pulse duration (enable) | | | | 1 | μs | | Serial Interfa | ace | | | | | | | f <sub>(CLK)</sub> | Clock frequency | | 1 | | 25 | MHz | | t <sub>wh(CLK)</sub> | Minimum high-level pulse width | | 10 | | | ns | | t <sub>wl(CLK)</sub> | Minimum low-level pulse width | | 10 | | | ns | | t <sub>su</sub> | Setup time, data to CLK↓ | | 10 | | | ns | | t <sub>h</sub> | Hold time, CLK↓ to data | | 10 | | | ns | | t <sub>cs</sub> | CLK↓ to STROBE↑ | | 10 | | | ns | | t <sub>sc</sub> | STROBE↓ to CLK↑ | | 10 | | | ns | | t <sub>w(STRB)</sub> | Minimum strobe pulse duration | | 20 | | | ns | | t <sub>ss_min</sub> | Strobe mask time from nSLEEP | | 1.5 | | 4 | μs | | Serial Interfa | ace: ID Monitor Function at LOGIC_OU | JT, Extended Setup Mode | | | | | | t <sub>ODL</sub> | 0 data output delay bit 3 to bit 0 (ext-setup) = (1100) | From strobe rise to LOGIC_OUT, 1 kΩ to external 3.3 V | | | 4000 | ns | | t <sub>ODH</sub> | 1 data output delay bit 3 to bit 0 (ext-setup) = (1111) | From strobe rise to LOGIC_OUT, 1 kΩ to external 3.3 V | | | 4000 | ns | ### **Serial Interface** The device has two serial interface circuit blocks for stepper motor driving control. These two serial interfaces provide controls to each motor driver independently. | CLKAB | Serial clock for H-bridge A, B | |----------|---------------------------------| | DATAAB | Serial data for H-bridge A, B | | STROBEAB | Strobe input for H-bridge A, B | | | | | CLKCD | Serial clock for H-bridge C, D | | DATACD | Serial data for H-bridge C, D | | STROBECD | Strobe signal for H-bridge C, D | Sixteen bits serial data is shifted into the least significant bit (LSB) of the serial data input (DATA) shift register on the falling edge of the serial clock (CLK). After 16 bits of data transfer, the strobe signal (Strobe) rising edge latches all the shifted data. During data transfer, Strobe voltage level is acceptable high or low. Figure 3. Serial Interface ### Setup Mode/Power-Down Mode The motor output mode is configured through serial interface (DATA AB, CLK AB and STROBEAB) when nSLEEP = L. After setup, the nSLEEP pin must be pulled high for normal motor drive control. The condition that the device requires for setup (initialization) is after the nORT (Reset) output goes to high from the low level (power on, recovery from $V_M < 7$ V). While nSLEEP is low, all the motor drive functions are shut down and their outputs are high-impedance state. Also the stepper parameters in the register are all reset to 0. This device forces motor driver functions to shut down for the power-down mode, and it is not damaged even if nSLEEP is asserted during motor driving. At the Strobe pulse rising edge, the DATA signal level must be low for normal setup mode (see *Extended Setup Mode* for another option). #### **Extended Setup Mode** While nSLEEP = L, if the DATA signal level is set high when the Strobe pulse is set, the serial interface recognizes the input data to set the extended setup mode. This extended setup register enables monitoring and controlling the fault condition of this chip. One of the internal protection control signals is selected and provided to LOGIC OUT pin. Also, this enables the application to ignore the protection control and/or suppress the reset signal generation. This device has device ID (3-bit ROM) and vendor ID (1-bit ROM), which can be read out from LOGIC OUT. Four bits are assigned to select the LOGIC OUT signal, including the ID ROM bit readout. Serial Interface A-B: Set A-B motor operating parameters and access to setup/extended setup register A. A-B register at EXT-setup mode has device/vendor ID ROM. The ID must be read out at LOGIC OUT pin. Figure 4. Serial Interface A-B Serial interface C-D: Set C-D motor operating parameters Figure 5. Serial Interface C-D ### **Serial Interface Timing** Figure 6. nSLEEP = H: Set Stepper Motor Operating Parameters Figure 7. nSLEEP = L (Bit 16 = L): Setup Mode A. For initial setup, nSLEEP state can be don't care before the tss\_min timing prior to the strobe. Figure 8. nSLEEP = L (Bit 16 = H): Extended Setup Mode ### **Setup Register Bit Assignment** Setup register bits are assigned for motor configuration, blanking time, gain, and DC-DC switches. This register can be accessed only in Setup mode (nSLEEP = L and bit 16 data = L). Table 2. Setup Register | BIT NO. | NAME | DEFAULT | DESCRIPTION | |---------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Motor select 0 | 0 | Motor configuration, $< 2,1,0 > (0,0,0)$ : Stepper $\times 2$ (default) | | 1 | Motor select 1 | 0 | (0,0,1): Stepper + LDC, (0,1,0): Stepper + 2 × sDCs<br>(0,1,1): DCL + 2 × sDC, (1,0,0): DCL × 2 (1,0,1): 4 × sDC | | 2 | Motor select 2 | 0 | (1,1,0): Large stepper (1,1,1): Ultra-large DC | | 3 | TBLNK AB0 | 0 | Tblank for DC motor driving, Tblank is inserted at any phase change | | 4 | TBLNK AB1 | 0 | and beginning of each chopping cycle. AB1 AB0: Blanking time for A/B side drivers, | | 5 | TBLNK CD0 | 0 | CD1 CD0: Blanking time for C/D side drivers, | | 6 | TBLNK CD1 | 0 | 00: $(1 \div f_{CHOP}) \div 8 \times 5$ (= 6.25 $\mu$ s) (default)<br>01: $(1 \div f_{CHOP}) \div 8 \times 6$ (= 7.50 $\mu$ s)<br>10: $(1 \div f_{CHOP}) \div 8 \times 3$ (= 3.75 $\mu$ s)<br>11: $(1 \div f_{CHOP}) \div 8 \times 4$ (= 5.00 $\mu$ s)<br>For stepper motor driving, only the fixed blanking time is applied. | | 7 | DC/DC_A SW | 0 | DC-DC ODA control, 0: ON (default), 1: OFF | | 8 | DC/DC_B SW | 0 | DC-DC ODB control, 0: ON (default), 1: OFF | | 9 | DC/DC_C SW | 0 | DC-DC ODC control, 0: ON (default), 1: OFF This bit is ignored when DCDC_MODE = H or open | | 10 | Motor_AB gain | 0 | 0: 1/10 (default), 1: 0 | | 11 | Motor_CD gain | 0 | 0: 1/10 (default), 1: 0 | | 12 | OSCD frequency 0 | 0 | <1,0> = (0,0) 100 kHz (default) | | 13 | OSCD frequency 1 | 0 | (0,1) 50 kHz (1,0) 200 kHz (1,1) 132.5 kHz These setup bits can be changed when the DC-DC regulators are in operation. | | 14 | OSCM frequency 0 | 0 | <1,0> = (0,0) 800 kHz (default) | | 15 | OSCM frequency 1 | 0 | (0,1) 400 kHz<br>(1,0) 1.06 MHz<br>(1,1) 1.6 MHz | The device can be configured to one out of eight different motor control combination modes. When the device is powered on or is recovering from reset, the mode can be selected by writing to the setup register through the serial interface AB, during Setup mode (nSLEEP = L). **Table 3. DC and Stepper Motor Configuration** | SETUP REGISTER | | H-BRIDGE AND MOTOR CONFIGURATION | | | | | | |----------------|-------|----------------------------------|------------------------------------------------------------------------------|----------------------|----------------|----------------------|--| | BIT 2 | BIT 1 | BIT 0 | OUTA+, OUTA- | OUTB+, OUTB- | OUTC+, OUTC- | OUTD+, OUTD- | | | 0 | 0 | 0 | Stepper m | otor drive | Stepper m | otor drive | | | 0 | 0 | 1 | Stepper m | otor drive | Large DC n | notor drive | | | 0 | 1 | 0 | Stepper m | otor drive | DC motor drive | DC motor drive | | | 0 | 1 | 1 | Large DC motor drive | | DC motor drive | DC motor drive | | | 1 | 0 | 0 | Large DC n | Large DC motor drive | | Large DC motor drive | | | 1 | 0 | 1 | DC motor drive | DC motor drive | DC motor drive | DC motor drive | | | 1 | 1 | 0 | Large stepper motor drive: A + B for first winding, C + D for second winding | | | | | | 1 | 1 | 1 | Ultra-large DC motor drive | | | | | Extended setup (EX-setup) register bits are assigned for protection control, pre TSD, and multiplexer test mode selection. This register can be accessed only in Setup mode (nSLEEP = L and bit 16 data = H). Table 4. Extended Setup Register (EX-setup) Bit Assignment | BIT NO. | NAME | DEFAULT | DESCRIPTION | |---------|----------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Signal select 0 | 0 | Signal selector monitored on LOGIC_OUT | | 1 | Signal select 1 | 0 | DC-DC OCP detection, DC-DC voltage supervisor (OVP or UVP), | | 2 | Signal select 2 | 0 | Motor overcurrent (four H-bridges), | | 3 | Signal select 3 | 0 | TSD, etc. [shutdown (protection) signals must be latched] | | 4 | Ignore SD 0 | 0 | 0 = Normal operation, 1 = Ignore DC-DC OCP | | 5 | Ignore SD 1 | 0 | 0 = Normal operation, 1 = Ignore DC-DC voltage supervisor | | 6 | Ignore SD 2 | 0 | 0 = Normal operation, 1 = Ignore motor OCP | | 7 | Ignore SD 3 | 0 | 0 = Normal operation, 1 = Ignore thermal shutdown | | 8 | Disable nORT 0<br>(selective shutdown for<br>DC-DC Ch-C) | 0 | 0 = Normal operation 1 = Disable nORT assertion but shut down DC-DC Ch-C, in case of DC-DC Ch-C fault condition Ch-C shutdown is released by nSLEEP rise edge. If fault condition is on the other channels (with bit = 0), assert nORT and shut down all three DC-DC channels. This bit is ignored when DCDC_MODE = H or open | | 9 | Disable nORT 1<br>(Selective shutdown for<br>DC-DC Ch-B) | 0 | 0 = Normal operation 1 = Disable nORT assertion but shut down DC-DC channel B, in case of DC-DC Ch-B fault condition Ch-B shutdown is released by nSLEEP rise edge. If fault condition on the other channels (with bit = 0), assert nORT and shut down all three DC-DC channels. | | 10 | Disable nORT 2<br>(Selective shutdown for<br>DC-DC Ch-A) | 0 | 0 = Normal operation, 1 = Disable nORT assertion but shutdown the DC-DC Ch-A, in case of DC-DC Ch-A fault condition. Ch-A shutdown is released by nSLEEP rise edge. If fault condition on the other channels (with bit is 0), assert nORT and shut down all three DC-DC channels. | | 11 | Pre TSD 0 | 0 | 0 = Ttsd0 = Ttsd - 20°C, 1 = Ttsd1= Ttsd - 30°C | | 12 | Pre TSD 1 | 0 | 0 = Pre-TSD (logic) output, 1 = TH_OUT Analog output | | 13 | Test mux 0 | 0 | Test mode selection, < 2,1,0 > = (0,0,0) Normal operation | | 14 | Test mux 1 | 0 | (0,0,1) TSD control – 1, | | 15 | Test mux 2 | 0 | (0,1,0) TSD control – 2, (0,1,1) OSC monitor enable, | #### **Table 5. LOGIC OUT Selection** | NO. | EX-setup<br>REGISTER<br>(BITS 3-0) | SIGNAL SELECTION<br>(LISTED SIGNAL | SIGNAL POINT | | | |-----|------------------------------------|--------------------------------------------------------------|-----------------------------------|-------------|-------------| | 0 | 0000 (default) | DC-DC OCP_A | DC-DC OVP_A | DC-DC UVP_A | Latched out | | 1 | 0001 | DC-DC OCP_B | DC-DC OVP_B | DC-DC UVP_B | Latched out | | • | 0040 | DC-DC OCP_C | DC-DC OVP_C | DC-DC UVP_C | Latched out | | 2 | 0010 | This bit is ignored when DCDC_MODE | pin = H or open. | <u>.</u> | | | 3 | 0011 | DC-DC OCP_A | DC-DC OCP_B | DC-DC OCP_C | Latched out | | 4 | 0100 | DC-DC OVP_A | DC-DC OVP_B | DC-DC OVP_C | Latched out | | 5 | 0101 | DC-DC UVP_A | DC-DC UVP_B | DC-DC UVP_C | Latched out | | 6 | 0110 | Motor OCP | | | Latched out | | 7 | 0111 | TSD | | | Latched out | | 8 | 1000 | Revision $<0> = 1$ : For this device $<2,1,0> = (1,0,1) = 5$ | | | ROM | | 9 | 1001 | Revision <1> = 0: For this device | | | ROM | | 10 | 1010 | Revision <2> = 1: For this device | Revision <2> = 1: For this device | | | | 11 | 1011 | Vendor <0> = 0: For TI <1,0> = TI (0,0), NG (1,0) | | | ROM | | 12 | 1100 | Vendor <1> = 0: For TI <1,0> = Reserve (0,1), (1,1) | | | ROM | | 13 | 1101 | Internal oscillator clock (as divided by 32 = 200 kHz) | | | | | 14 | 1110 | Fixed value as 1 (open-drain output buffer off) | | | | | 15 | 1111 | Fixed value as 1 (open-drain output buffer off) | | | | ### **Table 6. Test Mux Selection** | NO. | BITS 15, 14, 13 | | DESCRIPTION | | | |-----|-----------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | 0, 0, 0 | Normal operation | | | | | 1 | 0, 0, 1 | TSD control 1 | At TSD event, shut down only motor driver part, DC-DC keep ON, keep setup register values, motor shutdown released by nSLEEP = L, no nORT assertion | | | | 2 | 0, 1, 0 | TSD control 2 | At TSD event, shut down only motor driver part, DC-DC keep ON, keep setup register values, motor shutdown released by nSLEEP = L, nORT assertion: 40-ms single pulse | | | | 3 | 0, 1, 1 | OSC monitor enable | Provide clock to OSCD_mon and OSCM_mon pins | | | The serial interfaces communicate to the stepper parameter registers during nSLEEP = H. When nSLEEP = L, all register values are cleared. (1)(2) **Table 7. Register Settings for Stepper Motor Driving Parameter** | BIT NO. | NAME | DEFAULT VALUE | DESCRIPTION | |---------|-------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Torque 0 | 0 | Torque control, b1 b0 | | 1 | Torque 1 | 0 | 00 equates to 50% 01 equates to 70 % 10 equates to 85% 11 equates to 100% Specified by design | | 2 | Decay B(D)0 | 0 | Decay mode control <sup>(1)</sup> | | 3 | Decay B(D)1 | 0 | B(D)1, B(D)0: 00 equates to 12.5 % (do not use) 01 equates to 37.5 % (do not use) 10 equates to 75% 11 equates to fast decay Specified by design | - (1) This device has issues with stepper motor current setting accuracy. - (2) Decay mode should be 75% or fast decay (do not use mode 00 and 01) in this device. - (1) Decay mode should be 75% or fast decay (do not use mode 00 and 01) in this device. ### Table 7. Register Settings for Stepper Motor Driving Parameter (continued) | BIT NO. | NAME | DEFAULT VALUE | DESCRIPTION | | |---------|---------------|---------------|------------------------------------------------------------------------------------------------------------------------------|--| | 4 | Current B(D)0 | 0 | | | | 5 | Current B(D)1 | 0 | Phase B(D) current level setting <sup>(1)</sup> | | | 6 | Current B(D)2 | 0 | Friase b(b) current level setting | | | 7 | Current B(D)3 | 0 | | | | 8 | Phase B(D) | 0 | Control direction of current flow through winding B(D). A logic 1 allows conventional current flow from OUTB(D)+ to OUTB(D) | | | 9 | Decay A(C)0 | 0 | Decay mode control <sup>(1)</sup> | | | 10 | Decay A(C)1 | 0 | A(C)1, A(C)0: 00 equates to 12.5 % (do not use) 01 equates to 37.5 % (do not use) 10 equates to 75% 11 equates to fast decay | | | 11 | Current A(C)0 | 0 | | | | 12 | Current A(C)1 | 0 | Phase A current level setting <sup>(1)</sup> | | | 13 | Current A(C)2 | 0 | Priase A current level setting V | | | 14 | Current A(C)3 | 0 | | | | 15 | Phase A(C) | 0 | Control direction of current flow through winding A(C). A logic 1 allows conventional current flow from OUTA(C)+ to OUTA(C) | | ### **Table 8. Torque Control Bit** | VREF INPUT CONTROL MOTOR TORQUE | | | | |------------------------------------|---------------------------------------------------------|--|--| | BIT VALUE ROUGH OUTPUT CURRENT SET | | | | | Torque 0, 1 = 0, 0 | 50% high power consumption, I(max) = VREF * gain/RSense | | | | Torque 0, 1 = 0, 1 | 70% power | | | | Torque 0, 1 = 1, 0 | 85% power | | | | Torque 0, 1 = 1, 1 | 100% power | | | ### **Table 9. Decay Mode Control Bit** | BIT VALUE | DECAY MODE SETTING | |---------------------|-------------------------------| | Decay x0, x1 = 0, 0 | 12.5% decay mode (do not use) | | Decay x0, x1 = 0, 1 | 37.5% decay mode (do not use) | | Decay x0, x1 = 1, 0 | 75% decay mode | | Decay x0, x1 = 1, 1 | 100% fast decay mode | ### **Table 10. Current Flow Direction Bit** | BIT VALUE | CURRENT DIRECTION | |-------------|----------------------| | Phase X = 0 | OUTx+ = L, OUTx- = H | | Phase X = 1 | OUTx+ = H, OUTx- = L | ### Table 11. Revision Code/Vendor Code ROM Readout at LOGIC OUT | NO. | EX-setup REGISTER<br>(BITS 3-0) | SIGNAL SELECTION MONITORED ON LOGIC OUT | |-----|---------------------------------|----------------------------------------------------------------| | 8 | 1000 | Revision $<0> = 1$ : For this device * $<2,1,0> = (1,0,1) = 5$ | | 9 | 1001 | Revision <1> = 0: For this device | | 10 | 1010 | Revision <2> = 1: For this device | | 11 | 1011 | Vendor <0> = 0: For TI <1,0> = TI (0,0), NG(1,0) | | 12 | 1100 | Vendor <1> = 0: For TI <1,0> = Reserve (0,1), (1,1) | Submit Documentation Feedback Table 12. Different Motor Drive Configuration Pinouts (Selected By Setup Register Bits 0 to 3) | | <setup></setup> | 0 (0,0,0) | 1 (0,0,1) | 2 (0,1,0) | 3 (0,1,1) | 4 (1,0,0) | 5 (1,0,1) | 6 (1,1,0) | 7 (1,1,1) | |----------|-----------------|-------------------|----------------------------------|-------------------------------------|------------------------------------|-------------------|------------------|-------------------|------------------------| | | SETUP | STEPPER<br>MTR ×2 | STEPPER<br>MTR AND DC<br>(LARGE) | STEPPER MTR<br>AND DC<br>(SMALL) ×2 | DC (LARGE)<br>AND DC<br>(SMALL) ×2 | DC (LARGE)<br>×2 | DC (SMALL)<br>×4 | LARGE<br>STEPPER | ULTRA-<br>LARGE DC | | 1 | | | | | Test-LGND | | | | | | 2 | | 1 | | | MGND | 1 | 1 | ı | <u> </u> | | 3 | OUTA- | OUTA- | OUTA- | OUTA- | OUTLAB- | OUTLAB- | OUTSA- | OUTLAB- | OUTULABCD- | | 4 | RSA1 | RSA1 | RSA1 | RSA1 | RSLAB1 | RSLAB1 | RSA1 | RSLAB1 | RSULABCD1 | | 5 | RSA2 | RSA2 | RSA2 | RSA2 | RSLAB2 | RSLAB2 | RSA2 | RSLAB2 | RSULABCD1 | | 6 | OUTA+ | OUTA+ | OUTA+ | OUTA+ | OUTLAB+ | OUTLAB+ | OUTSA+ | OUTLAB+ | OUTULABCD+ | | 7 | | | | | MGND | | | | | | 8 | OUTD. | OUTD. | OUTD: | OUTD. | MGND | OUTLAD. | OUTCD. | OUTLAD: | OLITHI ABCD. | | 9 | OUTB+ | OUTB+ | OUTB+ | OUTB+ | OUTLAB+ | OUTLAB+ | OUTSB+ | OUTLAB+ | OUTULABCD+ | | 10 | RSB2<br>RSB1 | RSB2<br>RSB1 | RSB2<br>RSB1 | RSB2<br>RSB1 | RSLAB2<br>RSLAB1 | RSLAB2<br>RSLAB1 | RSB2<br>RSB1 | RSLAB2<br>RSLAB1 | RSULABCD1<br>RSULABCD1 | | 11<br>12 | OUTB- | OUTB- | OUTB- | OUTB- | OUTLAB- | OUTLAB- | OUTSB- | OUTLAB- | OUTULABCD- | | 13 | 0016- | 0016- | 001B= | 001B= | MGND | OUTLAB- | 00135- | OUTLAB- | OOTOLABOD- | | 14 | | | | | LGND | | | | | | 15 | | | | | DCDC_MODE | | | | | | 16 | | | | | FBC | | | | | | 17 | | | | | OD_C | | | | | | 18 | | | | | OD_C | | | | | | 19 | | | | | OD_B | | | | | | 20 | | | | | OD_B | | | | | | 21 | | | | | FBB | | | | | | 22 | | | | | VCP | | | | | | 23 | | | | | OSCD_mon | | | | | | 24 | | | | | CP2 | | | | | | 25 | | | | | CP1 | | | | | | 26 | | | | | VDIN | | | | | | 27 | | | | | VDIN | | | | | | 28 | | | | | VDIN | | | | | | 29 | | | | | VM | | | | | | 30 | | | | | VREF_AB | | | | | | 31 | | | | | VREF_CD | | | | | | 32 | | | | | FBA | | | | | | 33 | | | | | ODA | | | | | | 34 | | | | | ODA | | | | | | 35 | | | | | LGND | | | | | | 36 | OUTO | OUTO | OUT! OD | OUTCO | MGND | OUT! OD | OUTCO | OUT! OD | OLITHI ABOD | | 37 | OUTC- | OUTC- | OUTLCD- | OUTSC- | OUTSC- | OUTLCD- | OUTSC- | OUTLCD- | OUTULABCD- | | 38 | RSC1 | RSC1 | RSLCD1 | RSC1 | RSC1 | RSLCD1 | RSC1 | RSLCD1 | RSULABCD1 | | 39<br>40 | RSC2<br>OUTC+ | RSC2<br>OUTC+ | RSLCD2<br>OUTLCD+ | RSC2<br>OUTSC+ | RSC2<br>OUTSC+ | RSLCD2<br>OUTLCD+ | RSC2<br>OUTSC+ | RSLCD2<br>OUTLCD+ | RSULABCD1<br>OUTLABCD+ | | 41 | 0010+ | 0010+ | COTLOD | 00130+ | MGND | OUTLODE | 00130+ | OUTLOD+ | OG I LABOD+ | | 42 | | | | | MGND | | | | | | 43 | OUTD+ | OUTD+ | OUTLCD+ | OUTSD+ | OUTSD+ | OUTLCD+ | OUTSD+ | OUTSD+ | OUTULABCD+ | | 44 | RSD2 | RSD2 | RSLCD2 | RSD2 | RSD2 | RSLCD2 | RSD2 | RSD2 | RSULABCD1 | | 45 | RSD1 | RSD1 | RSLCD1 | RSD1 | RSD1 | RSLCD1 | RSD1 | RSD1 | RSULABCD1 | | 46 | OUTD- | OUTD- | OUTLCD- | OUTSD- | OUTSD- | OUTLCD- | OUTSD- | OUTSD- | OUTULABCD- | | 47 | | I | 1 | 1 | MGND | | 1 | I | <u> </u> | | | | | | | GND | | | | | Table 12. Different Motor Drive Configuration Pinouts (Selected By Setup Register Bits 0 to 3) (continued) | | <setup></setup> | 0 (0,0,0) | 1 (0,0,1) | 2 (0,1,0) | 3 (0,1,1) | 4 (1,0,0) | 5 (1,0,1) | 6 (1,1,0) | 7 (1,1,1) | | | | |----|-----------------|----------------------------|-----------|-------------------------------------|------------------------------------|-----------------------|------------|------------------|--------------------|--|--|--| | | SETUP | STEPPER MTR AND DC (LARGE) | | STEPPER MTR<br>AND DC<br>(SMALL) ×2 | DC (LARGE)<br>AND DC<br>(SMALL) ×2 | DC (LARGE) | DC (SMALL) | LARGE<br>STEPPER | ULTRA-<br>LARGE DC | | | | | 49 | | | | | C_SELECT | | | | | | | | | 50 | - | - | - | ENABLE_SD | ENABLE_SD | - | ENABLE_SD | - | | | | | | 51 | STROBE_CD | CD STROBE_CD ENABLE_LCD | | ENABLE_SC | ENABLE_SC | ENABLE_SC ENABLE_LC D | | ENABLE_LC<br>D | | | | | | 52 | | TH_OUT | | | | | | | | | | | | 53 | LOGIC OUT | | | | | | | | | | | | | 54 | - | | | - | - | - | ENABLE_SB | - | | | | | | 55 | STROBE AB | STROBE AB STROBE AB | | STROBE AB | ENABLE_LAB | ENABLE_LA<br>B | ENABLE_SA | ENABLE_LA<br>B | ENABLE_ABC<br>D | | | | | 56 | | | | | nORT | | | | | | | | | 57 | | | | | LGND | | | | | | | | | 58 | OSCM_mon | | | | | | | | | | | | | 59 | DATA_CD | DATA_CD | - | PHASE SD | PHASE SD | - | PHASE SD | - | | | | | | 60 | CLK_CD | CLK_CD | PHASE_LCD | PHASE SC | PHASE SC | PHASE_LCD | PHASE SC | PHASE_LCD | | | | | | 61 | DATA_AB | DATA_AB | DATA_AB | DATA_AB | - | - | PHASE SB | - | | | | | | 62 | CLK_AB | CLK_AB | CLK_AB | CLK_AB | PHASE_LAB | PHASE_LAB | PHASE SA | PHASE_LAB | PHASE_ABCD | | | | | 63 | nSLEEP=L | nSLEEP=H | | | | | | | | | | | | 64 | | | | | In-Reset | | | | | | | | ### **Motor Driver Configuration** Figure 9. Motor Configuration 0, Two Stepper Figure 10. Motor Configuration 1, One Stepper and One Large DC Figure 11. Motor Configuration 2, One Stepper and Two Small DCs Figure 12. Motor Configuration 3, One Large DC and Two Small DCs Figure 13. Motor Configuration 4, Two Large DCs Figure 14. Motor Configuration 5, Four Small DCs Figure 15. Motor Configuration 6, Single Large Stepper Motor Figure 16. Motor Configuration 7, Ultra-Large DC ### **Bipolar Current Regulated Stepper Motor Drive** The following functionality is common to all the H-bridge drives. A crossover delay is inherent to the control circuitry to prevent cross conduction of the upper and lower switches on the same side of the H-bridge. A blanking (deglitch) time is incorporated to prevent false triggering due to initial current spikes at turnon with a discharged capacitive load. The stepper motor current can be programmed to 16 different current levels using a 4-bit register. The average current level for a particular angular rotation is shown in Table 14. Figure 17. Crossover and Blanking Timing for H-Bridge For stepper motor configured H-bridges, only tab (stepper blanking time) is set for current sensing. For DC motor-configured H-bridges, tBLANK is included to ignore huge current spike due to rush current to varistor capacitance. ### **Short/Open for Motor Outputs** When a short/open situation happens, the protection circuit prevents device damage under certain conditions (short at start up, etc). Figure 18. Stepper Motor Driver Table 13. Angular Rotation Setting for Stepping Motor Driver (Parameter Bit in Stepper Register) | | SET | BIT 14 | BIT 13 | BIT 12 | BIT 11 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | |------|----------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | STEP | ANGLE<br>(deg) | CURRENT<br>A<br>(C) 3 | CURRENT<br>A<br>(C) 2 | CURRENT<br>A<br>(C) 1 | CURRENT<br>A<br>(C) 0 | CURRENT<br>B<br>(D) 3 | CURRENT<br>B<br>(D) 2 | CURRENT<br>B<br>(D) 1 | CURRENT<br>B<br>(D) 0 | | 16 | 90 | Н | Н | Н | Н | L | L | L | L | | 15 | 84.4 | Н | Н | Н | Н | L | L | L | Н | | 14 | 78.8 | Н | Н | Н | L | L | L | Н | L | | 13 | 73.1 | Н | Н | L | Н | L | L | Н | Н | | 12 | 67.5 | Н | Н | L | L | L | Н | L | L | | 11 | 61.2 | Н | L | Н | Н | L | Н | L | Н | | 10 | 56.3 | Н | L | Н | L | L | Н | Н | L | | 9 | 50.6 | Н | L | L | Н | L | Н | Н | Н | | 8 | 45 | Н | L | L | L | Н | L | L | L | | 7 | 39.4 | L | Н | Н | Н | Н | L | L | Н | | 6 | 33.8 | L | Н | Н | L | Н | L | Н | L | | 5 | 28.1 | L | Н | L | Н | Н | L | Н | Н | | 4 | 22.5 | L | Н | L | L | Н | Н | L | L | | 3 | 16.9 | L | L | Н | Н | Н | Н | L | Н | | 2 | 11.3 | L | L | Н | L | Н | Н | Н | L | | 1 | 5.6 | L | L | L | Н | Н | Н | Н | Н | | 0 | 0 | L | L | L | L | Н | Н | Н | Н | #### RdsON vs Idrain - A. This plot includes both actual device characterization data and extrapolated data. - Actual device has self-heating effect to increase the junction temperature, with continuous loading current more than 1 A. - C. The device temperature is set to 70 $^{\circ}$ C for the R<sub>ds(ON)</sub> test. Figure 19. Typical R<sub>ds(ON)</sub> Value vs Drain Current (DMOS FET in H-Bridge) Figure 20. DC Motor Drive The motor configuration setup bits in the setup register can select three types of DC motor driving: utilizing a single H-bridge, utilizing two (A and B, or C and D) H-bridges in parallel, or utilizing four H-bridges in parallel. For the setup register value (bit 2,1,0) = (1,0,1), the device configuration is $4 \times DC$ motor, which enables each H-bridge to drive a DC motor independently. The ENABLEx and PHASEx input terminals are reassigned from the serial interface pins and some reserved pins, after nSLEEP pin is set to H. For the setup register value (bit 2,1,0) = (0,1,1), the device configuration is $1 \times \text{large DC} + 2 \times \text{DC}$ motor mode. The large DC driving utilizes two H-bridges in parallel and controlled by ENABLE\_AB and PHASE\_AB pins. Two Rsens pins should be connected together. The VREF inputs are used for the Rsense comparator reference voltage. VREF\_AB provides the voltage to both H-bridge A and B, and VREF\_CD provides the voltage for H-bridge C and D. | FAULT<br>CONDITION | nSLEEP | ENABLEX | PHASEX | + HIGH SIDE | + LOW SIDE | - HIGH SIDE | - LOW SIDE | |--------------------|--------|---------|--------|-------------|------------|-------------|------------| | 0 | 0 | X | X | OFF | OFF | OFF | OFF | | 0 | 1 | 0 | Х | OFF | OFF | OFF | OFF | | 0 | 1 | 1 | 0 | OFF | ON | ON | OFF | | 0 | 1 | 1 | 1 | ON | OFF | OFF | ON | | Motor OCP | 1 | Х | Х | OFF | OFF | OFF | OFF | | TSD | Х | Х | Х | OFF | OFF | OFF | OFF | Table 14. DC Motor Drive Truth Table #### **Charge Pump** The charge-pump voltage-generator circuit utilizes external storage and bucket capacitors. It provides the necessary voltage to drive the high-side switches for both DC-DC regulators and motor drivers. The charge-pump circuit is driven at a frequency of 1.6 MHz (nom). Recommended bucket capacitance is 10 nF, 16 V (min), and storage capacitance is 0.1 $\mu$ F, 60 V (min). The charge-pump storage capacitor, Cstage, should be connected from the VCP output, pin 22, to V<sub>M</sub>. For power-saving purposes in sleep mode, the charge pump is stopped when n\_sleep = L and all three regulators are turned OFF. When the part is powered up, the charge pump is started first after the C\_select capture, and 10 ms after the CP startup, the first regulator is started up. | | | Table 101 C | nargo i amp | | | |-----------------|------------|-------------|-------------|--------|-------------| | FAULT CONDITION | DC-DC Ch-A | DC-DC Ch-B | DC-DC Ch-C | nSLEEP | CHARGE PUMP | | 0 | OFF | OFF | OFF | 0 | OFF | | 0 | ON | Х | X | X | ON | | 0 | Х | ON | Х | X | ON | | 0 | Х | Х | ON | Х | ON | | 0 | Х | Х | Х | 1 | ON | | Motor OCP | Х | Х | Х | 1 | ON | | TSD | Х | Х | X | Х | OFF | **Table 15. Charge Pump** Figure 21. DC-DC Converter This is a switch-mode regulator with integrated switches, to provide a programmed output set by the feedback terminal. The DC-DC converter has a fixed frequency variable duty cycle topology with a switching frequency of 100 kHz (nom). External filtering (inductor and capacitor) and external catch diode are required. The output voltage is short-circuit protected. If the system has a high input voltage and a very light load on the output, the converter may not provide energy to the inductor (skip) until the load line or the minimum voltage threshold is reached. The regulator has a soft-start function to limit the rush current during start up. It is achieved by using VFB ramp during soft start. For unused DC-DC converter channels, the external components can be removed if the channel is set to inactive by the C\_SELECT pin and register bits. Also, the VFB pin can be left open or connected to ground. DCDC\_MODE selector can operate channel B and C in parallel mode to handle 2x output driving capability. VFB B pin is active for feedback, and VFB C pin must be pulled down internally. #### **DCDC MODE for Parallel-Mode Control** The DCDC\_MODE pin selects the DC-DC converter parallel driving for Ch-B and Ch-C. The input is pulled up to internal 3.3 V by a $200-k\Omega$ resistor. When the pin is H or left open, Ch-B and Ch-C are driven in parallel. Table 16. C\_SELECT for Start-Up | C_SELECT | PIN VOLTAGE | DC-DC Vout1,<br>ODA | DC-DC Vout2,<br>ODB | DC-DC Vout3,<br>ODC | | | | |-----------------------------------|--------------|---------------------|---------------------|---------------------|--|--|--| | Gnd | 0 V to 0.3 V | OFF OFF OFF | | | | | | | Pull Down<br>(by external 200 kW) | 1.3 V to 2 V | | | | | | | | OPEN 3 V to 3.3 V | | ON | ON | | | | | #### DCDC\_MODE and C\_SELECT Timing Delay and Start-Up Order DCDC\_MODE and C\_SELECT play a role in the order of regulator enablement, as well as the time when the first regulator is enabled to when the second is enabled. Regulators B and C are always enabled together, whether they are working in parallel mode or not. Table 17. DCDC\_MODE and C\_SELECT Timing Delay (DRV8809) | DCDC_MODE | C_SELECT | TIMING DELAY | DESCRIPTION | |-----------|--------------|--------------|--------------------------------| | L | GND | None | No regulator is enabled. | | L | Pull down | None | No regulator is enabled. | | L | 3 V to 3.3 V | 1.6 ms | Ch-A followed by Ch-B and Ch-C | | Н | GND | None | No regulator is enabled. | | Н | Pull down | 1.6 ms | Ch-B and Ch-C followed by Ch-A | | Н | 3 V to 3.3 V | 1.6 ms | Ch-A followed by Ch-B and Ch-C | ### Table 18. DCDC\_MODE and C\_SELECT Timing Delay (DRV8810) | DCDC_MODE | C_SELECT | TIMING DELAY | DESCRIPTION | |-----------|--------------|----------------|--------------------------------| | L | GND | None | No regulator is enabled. | | L | Pull down | None | No regulator is enabled. | | L | 3 V to 3.3 V | 1.6 ms | Ch-A followed by Ch-B and Ch-C | | Н | GND | None | No regulator is enabled. | | Н | Pull down | 20 ms to 40 ms | Ch-B and Ch-C followed by Ch-A | | Н | 3 V to 3.3 V | 20 ms to 40 ms | Ch-A followed by Ch-B and Ch-C | | | | | | #### In-Reset: Input for System Reset In-Reset pin assertion stops all the DC-DC converters and H-bridges. It also reset all the register contents to default value. After deassertion of the input, the device follows the initial start-up sequence. The C\_SELECT state is captured after the In-Reset deassertion. The input is pulled up to internal 3.3 V by 200-k $\Omega$ resistor. When the pin = H or left open, reset function is asserted. Also it has deglitch filter of 2.5 $\mu$ s to 7.5 $\mu$ s. Submit Doo Figure 22. Tsens (Analog Out) Temperature Coefficient: Voltage Plot Example (Typical) - A. Charge-pump wake-up delay, from 10 ms to 20 ms, due to asynchronous event capture - B. For the DRV8809, delay is 1.6 ms for both DC\_MODE high and low. For the DRV8810, delay is 20 ms to 40 ms for DC\_MODE high and 1.6 ms for DC\_MODE low. Figure 23. Power-Up Timing (Power Up With DC-DC Turn-On By C\_SELECT) #### NOTE: When $V_M$ crosses VthV $_{M+}$ (about 6 V), the C\_select state is captured. If C\_SELECT is open (pulled up to internal 3.3 V), all DC-DC regulator channels (A, B, and C) are turned on. The time of channels B and C to be turned on, with regards to channel A, depends on the state of DC\_MODE. Figure 24. Power-Up Timing (Power Up Without DC-DC Turn-On: C\_SELECT = GND) #### NOTE: When $V_M$ crosses $VthV_{M+}$ (about 6 V) with $C\_SELECT = GND$ , none of the three regulators are turned on. The nORT output is released to H after 300 ms from the $VthV_{M+}$ crossing. - A. 120 ms to 140 ms due to asynchronous event capture - B. After VM power up, DC-DC starts at the setup register strobe. Figure 25. Power-Up Timing (DC-DC Regulator Wake Up by Setup Register) #### NOTE: The regulator is started from the strobe input, same as charge pump. There is no 10-ms waiting period, because VCP pin already reached $V_M - 0.7 \text{ V}$ . - A. After VM power up, DC-DC starts at the setup register strobe. - B. For the DRV8809, delay is 1.6 ms for both DC\_MODE high and low. For the DRV8810, delay is 20 ms to 40 ms for DC\_MODE high and 1.6 ms for DC\_MODE low. Figure 26. Power-Up Timing (DC-DC Regulator Wake Up by Setup Register, All Three Channels On) - A. Charge-pump wake-up delay, from 10 ms to 20 ms, due to asynchronous event capture - B. Start-up with $V_M$ glitch (not below VthV\_). Only channels B and C are shown. Same applies to Channel A. Figure 27. V<sub>M</sub> Start-Up/Power-Down and Glitch Condition - A. Charge-pump wake-up delay, from 10 ms to 20 ms, due to asynchronous event capture - B. Start-up with V<sub>M</sub> glitch (below VthV\_). Only channels B and C are shown. Same applies to Channel A. Figure 28. V<sub>M</sub> Startup/Power-Down and Glitch Condition A. Only channels B and C are shown. Same applies to Channel A. Figure 29. Power Down (Normal) A. Only channels B and C are shown. Same applies to Channel A. Figure 30. Power Down (Glitch on V<sub>M</sub>) - A. Charge-pump wake-up delay, from 10 ms to 20 ms, due to asynchronous event capture - B. Only channels B and C are shown. Same applies to Channel A. Figure 31. Power Down (Glitch on V<sub>M</sub> Below VthV\_) Figure 32. Shutdown by In-Reset ### **Blanking Time Insertion Timing for DC Motor Driving** For the DC motor driving H-bridge, tBlank is inserted at each phase reversal and also following each chopping cycle (once every eight OSCM clocks). For a large n number (5 or 6) tBlank setup may decrease the itrip detect window. The user must be careful to optimize in the system. Case A: Phase duty = 25%Case A\*1 for setup bit = (1,0)Case A\*2 for setup bit = (0,1) - \*1 : Setup register bit <4,3> = ( 1,0 ) : tBlank = OSCM clock x 3 (or bit <5,6> for H-bridge C,D channel ) - \*2 : Setup register bit <4,3> = (0,1) : tBlank = OSCM clock x 6 (or bit <5,6> for H-bridge C,D channel ) Figure 33. Blanking Time Insertion Timing, Case A Case B: Phase duty = 40% Case B\*1 for setup bit =(1,0) Case B\*2 for setup bit =(0,1) - \*1 : Setup register bit <4,3> = (1,0) : tBlank = OSCM clock x 3 (or bit <5,6> for H-bridge C,D channel ) - $^*2$ : Setup register bit <4,3> = (0,1): tBlank = OSCM clock x 6 (or bit <5,6> for H-bridge C,D channel) Figure 34. Blanking Time Insertion Timing, Case B ### Table 19. Function Table nORT, Power Down, $V_{M}$ < 4.5 V Conditions | DEVICE STATUS | CHARGE PUMP | OSCD | OSCM | nORT (RESET)<br>OUTPUT | MODE SETTING | |----------------------------------------|-------------|----------|----------|------------------------|----------------------| | nSLEEP | Active | Active | Active | Inactive | Available | | nORT | Inactive | Active | Active | Active | Depend on power down | | V <sub>M</sub> < 6 V during power down | Active | Active | Active | See timing chart | Depend on power down | | 4.5 V < V <sub>M</sub> | Inactive | Inactive | Inactive | Active | Unavailable | #### **Table 20. Shutdown Functions** | CASE OF SUPPLY SHUTDOWN | DC-DC Vout1 | DC-DC Vout2 | DC-DC Vout3 | MOTOR | nORT (RESET) | |-------------------------|-------------|-------------|-------------|-----------|--------------------------------------------| | DC-DC Vout1 OCP,<br>OVP | Shut down | Shut down | Shut down | Shut down | Reset ON (L out) | | DC-DC Vout2 OCP,<br>OVP | Shut down | Shut down | Shut down | Shut down | Reset ON (L out) | | DC-DC Vout3 OCP,<br>OVP | Shut down | Shut down | Shut down | Shut down | Reset ON (L out) | | Motor OCP | NA | NA | NA | OFF | Reset one pulse (t <sub>low</sub> = 40 ms) | | TSD | Shut down | Shut down | Shut down | Shut down | Reset ON (L out) | - Shutdown of DC-DCs is released at $V_M > VthV_{M+}$ when $V_M$ is increasing. In case $V_M$ decreases, DC-DCs are shut down when $V_M < VthV_-$ . When $V_M$ decreases and $VthV_{M+} > V_M > VthV_-$ , the DC-DC output voltage supervisor is ignored. - Motor shutdown is released by V<sub>M</sub> < 4.5 V or nSLEEP rising edge.</li> - nORT (reset) ON/OFF time is 40 ms. - The data in Table 21 is valid if the protection control bits in the EX-setup register are all 0. ### Table 21. Modes of Operation (1)(2) | POR | M<br>OFF | | I | SD | | | OVP | | TSD | | TERNAL<br>PIN | IC | BLOCK FUNCTIONS | | | BLOCK FUNCTIONS | | | | |-----|----------|-----------|-------|-------|-----------|-------|-----------|-----------|-------|------------|---------------|-----|-----------------|-----------|--------|-----------------|------|--|--| | VM | VM | Vout<br>1 | Vout2 | Vout3 | MOTO<br>R | Vout1 | Vout<br>2 | Vout<br>3 | MOTOR | nSL<br>EEP | CSEL | | MOT<br>OR | Vout<br>1 | Vout2 | Vout3 | nORT | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Н | | Ν | On | On | On | On | Н | | | | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Χ | Х | Off | Off | Off | Off | Off | L | | | | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Χ | Х | 0 | On | Off | On/Off | On/Off | Н | | | | | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Χ | Х | р | S/D | S/D | S/D | S/D | L | | | | | | 0 | 1 | Х | X | X | Х | Х | Χ | Χ | Χ | е | S/D | S/D | S/D | S/D | L | | | | | | | 0 | 1 | Х | Х | Х | Χ | Х | Χ | X | r | S/D | S/D | S/D | S/D | L | | | | | | | | 0 | 1 | X | Х | Х | Χ | Χ | Χ | а | Off | On | On | On | L/P | | | | | | | | | 0 | 1 | Х | Χ | Х | Χ | X | t | S/D | S/D | S/D | S/D | L | | | | | | | | | | 0 | 1 | Х | Х | Χ | Х | I | S/D | S/D | S/D | S/D | L | | | | | | | | | | | 0 | 1 | Х | Χ | X | 0 | S/D | S/D | S/D | S/D | L | | | | | | | | | | | | 0 | 1 | Χ | Х | n | S/D | S/D | S/D | S/D | L | | | | | | | | | | | | | 0 | Low | Χ | S | Off | On | On | On | Н | | | | | | | | | | | | | | Hig<br>h | All off | | Х | Off | Off | Off | L | | | | | | | | | | | | | | | 200 k | | Х | On | On | Off | Н | | | | | | | | | | | | | | | Open | | Х | Off | On | On | Н | | | <sup>(1)</sup> Valid only if the protection control bits (in EX-setup register) are all 0. <sup>(2)</sup> N = Normal operation, S = Sleep mode, 0 = Off, 1 = On, X = Don't care, S/D = Shutdown, P = Pulse after fault occurs (retry), OFF = Must toggle sleep terminal or power-on reset (nORT), S/D = Must do a power-on reset (nORT) #### **APPLICATION INFORMATION** ### **Application Schematic** For one stepper and two DC motor configuration: - DC-DC Ch-A = 5 V (12 V) - DC-DC Ch-B = 1.5 V - DC-DC Ch-C = 3.3 V If start-up from Ch-B (1.5 V) $\geq$ Ch-A (5 V), Ch-C 3.3 V should be turned on by the setup register (200 k $\Omega$ between C\_SELECT pin and GND). Figure 35. i.com 4-Aug-2008 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | DRV8809PAP | ACTIVE | HTQFP | PAP | 64 | 160 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | DRV8810PAP | PREVIEW | HTQFP | PAP | 64 | 160 | TBD | Call TI | Call TI | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PAP (S-PQFP-G64) # PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Falls within JEDEC MS-026 PowerPAD is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf | Applications | | |--------------------|---------------------------| | Audio | www.ti.com/audio | | Automotive | www.ti.com/automotive | | Broadband | www.ti.com/broadband | | Digital Control | www.ti.com/digitalcontrol | | Medical | www.ti.com/medical | | Military | www.ti.com/military | | Optical Networking | www.ti.com/opticalnetwork | | Security | www.ti.com/security | | Telephony | www.ti.com/telephony | | Video & Imaging | www.ti.com/video | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated