

# HT46R12 A/D Type 8-Bit OTP MCU

## **Technical Document**

- · Tools Information
- FAQs
- Application Note
  - HA0004E HT48 & HT46 MCU UART Software Implementation Method
  - HA0005E Controlling the I2C bus with the HT48 & HT46 MCU Series
  - HA0011E HT48 & HT46 Keyboard Scan Program
  - HA0013E HT48 & HT46 LCM Interface Design
  - HA0101E Using the HT46R12 in an Induction Cooker

#### **Features**

- Operating voltage: f<sub>SYS</sub>=4MHz: 2.2V~5.5V f<sub>SYS</sub>=8MHz: 3.3V~5.5V
- 16 bidirectional I/O lines
- Two 8-bit programmable timer/event counter with overflow interrupt and 7-stage prescaler
- One 8-bit programmable pulse generators (PPG) output channel, with prescaler and 8-bit programmable timer counter, and supports active low or active high output
- · On-chip crystal and RC oscillator
- · Watchdog Timer
- 2048×14 program memory
- 88×8 data memory RAM
- Supports PFD for sound generation

- HALT function and wake-up feature reduce power consumption
- Up to  $0.5\mu s$  instruction cycle with 8MHz system clock at  $V_{DD}$ =5V
- 8-level subroutine nesting
- 4 channels 9-bit resolution A/D converter
- Two comparators with interrupt function
- · Bit manipulation instruction
- 14-bit table read instruction
- 63 powerful instructions
- · All instructions in one or two machine cycles
- Low voltage reset function
- · 24-pin SKDIP/SOP package

## **General Description**

The device are 8-bit, high performance, RISC architecture microcontroller devices specifically designed for A/D applications that interface directly to analog signals, such as those from sensors.

The advantages of low power consumption, I/O flexibility, programmable frequency divider, timer functions, oscillator options, multi-channel A/D Converter, HALT

and wake-up functions, enhance the versatility of these devices to suit a wide range of A/D application possibilities such as sensor signal processing.

The device also provides two comparators and a programmable pulse generator (PPG), hence, it is particularly suitable for use in products such as induction cooker and home appliances.

Rev. 1.00 1 November 1, 2005



## **Block Diagram**



## **Pin Assignment**





## **Pin Description**

| Pin Name                                                               | I/O    | Options                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------|--------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA0~PA2<br>PA3/PFD<br>PA4/TMR0<br>PA5, PA6<br>PA7/TMR1                 | I/O    | Pull-high<br>Wake-up<br>PA3 or PFD | Bidirectional 8-bit input/output port. Each bit can be configured as wake-up input by options. Software instructions determine the CMOS output or Schmitt trigger input with or without pull-high resistor (determined by pull-high options: bit option). The PA3, PA4 and PA7 are pin-shared with PFD, TMR0 and TMR1 respectively.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PB0/AN0<br>PB1/AN1<br>PB2/AN2<br>PB3/AN3                               | I/O    | Pull-high                          | Bidirectional 4-bit input/output port. Software instructions determine the CMOS output, Schmitt trigger input with or without pull-high resistor (determined by pull-high option: bit option) or A/D input.  Once a PB line is selected as an A/D input (by using software control), the I/O function and pull-high resistor are disabled automatically.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PC0/C0VIN-<br>PC1/C0VIN+<br>PC2/C0OUT<br>PC3/C1OUT<br>C1VIN-<br>C1VIN+ | 1/0    | Pull-high<br>I/O or<br>Comparator  | Bidirectional 4-bit input/output port. Software instructions determine the CMOS output, Schmitt trigger input with or without pull-high resistor (determine by pull-high option: port option).  PC0, PC1 and PC2 are pin-shared with C0VIN-, C0VIN+ and C0OUT respectively. Once the Comparator 0 function is used, the internal registers related to PC0, PC1 and PC2 cannot be used, and the I/O function and pull-high resistor are disabled automatically. Software instructions determine the Comparator 0 function to be used.  C1VIN+ and C1VIN- are Comparator 1 input, C1OUT is pin-shared with PC3. Once the Comparator 1 function is used, the internal registers related to PC3 cannot be used, and the I/O function and pull-high resistor are disabled automatically. Software instructions determine the Comparator 1 function to be used. |
| PPG                                                                    | 0      | _                                  | Programmable pulse generator output pin, the pin is floating when the power is first turned on. The PPG0 output level (active low or active high) can be selected via configuration option.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| OSC1<br>OSC2                                                           | I<br>0 | Crystal<br>or RC                   | OSC1, OSC2 are connected to an RC network or a Crystal (determined by options) for the internal system clock. In the case of RC operation, OSC2 is the output terminal for 1/4 system clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RES                                                                    | ļ      |                                    | Schmitt trigger reset input. Active low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VDD                                                                    | _      | _                                  | Positive power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VSS                                                                    | _      | _                                  | Negative power supply, ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## **Absolute Maximum Ratings**

| Supply Voltage | $V_{SS}$ -0.3V to $V_{SS}$ +6.0V | Storage Temperature   | 50°C to 125°C |
|----------------|----------------------------------|-----------------------|---------------|
| Input Voltage  | $V_{ee}=0.3V$ to $V_{pp}+0.3V$   | Operating Temperature | -40°C to 85°C |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

Rev. 1.00 3 November 1, 2005



## **D.C. Characteristics**

Ta=25°C

|                   | _ ,                                                |          | Test Conditions                                |                    | _    |                      | l Init |
|-------------------|----------------------------------------------------|----------|------------------------------------------------|--------------------|------|----------------------|--------|
| Symbol            | Parameter                                          | $V_{DD}$ | Conditions                                     | Min.               | Тур. | Max.                 | Unit   |
| \ <u></u>         | On a ratio a Malta sa                              |          | f <sub>SYS</sub> =4MHz                         | 2.2                | _    | 5.5                  | V      |
| V <sub>DD</sub>   | Operating Voltage                                  | _        | f <sub>SYS</sub> =8MHz                         | 3.3                | _    | 5.5                  | V      |
|                   | Operating Current                                  | 3V       | No load, f <sub>SYS</sub> =4MHz                | _                  | 0.6  | 1.5                  | mA     |
| I <sub>DD1</sub>  | (Crystal OSC)                                      | 5V       | ADC disable                                    | _                  | 2    | 4                    | mA     |
| I <sub>DD2</sub>  | Operating Current                                  | 3V       | No load, f <sub>SYS</sub> =4MHz                | _                  | 0.8  | 1.5                  | mA     |
| 2טטי              | (RC OSC)                                           | 5V       | ADC disable                                    | _                  | 2.5  | 4                    | mA     |
| I <sub>DD3</sub>  | Operating Current<br>(Crystal OSC, RC OSC)         | 5V       | No load, f <sub>SYS</sub> =8MHz<br>ADC disable | _                  | 4    | 8                    | mA     |
| lozp.             | Standby Current                                    | 3V       | No load, system HALT                           |                    | _    | 5                    | μΑ     |
| I <sub>STB1</sub> | (WDT Enabled)                                      | 5V       | No load, system HALT                           | _                  | _    | 10                   | μΑ     |
| la-na             | Standby Current                                    | 3V       | No lood, avetem HALT                           | _                  | _    | 1                    | μΑ     |
| I <sub>STB2</sub> | (WDT Disabled)                                     | 5V       | No load, system HALT                           | _                  | _    | 2                    | μΑ     |
| V <sub>IL1</sub>  | Input Low Voltage for I/O Ports, TMR0 and TMR1     |          | _                                              | 0                  | _    | 0.3V <sub>DD</sub>   | V      |
| V <sub>IH1</sub>  | Input High Voltage for I/O Ports,<br>TMR0 and TMR1 |          | _                                              | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub>      | V      |
| V <sub>IL2</sub>  | Input Low Voltage (RES)                            |          | _                                              | 0                  | _    | 0.4V <sub>DD</sub>   | V      |
| V <sub>IH2</sub>  | Input High Voltage (RES)                           |          | _                                              | 0.9V <sub>DD</sub> | _    | V <sub>DD</sub>      | V      |
| $V_{LVR}$         | Low Voltage Reset                                  |          | _                                              | 2.7                | 3    | 3.3                  | V      |
| I <sub>OL</sub>   | I/O Port Sink Current                              | 3V       | V <sub>OL</sub> =0.1V <sub>DD</sub>            | 4                  | 8    | _                    | mA     |
| IOL               | I/O FOIL SHIK GUITEIL                              | 5V       | V <sub>OL</sub> =0.1V <sub>DD</sub>            | 10                 | 20   | _                    | mA     |
| I <sub>OH</sub>   | I/O Port Source Current                            | 3V       | V <sub>OH</sub> =0.9V <sub>DD</sub>            | -2                 | -4   | _                    | mA     |
| .он               | 1/O T OIL GOGICE GUITEIL                           | 5V       | V <sub>OH</sub> =0.9V <sub>DD</sub>            | -5                 | -10  | _                    | mA     |
| R <sub>PH</sub>   | Pull-high Resistance                               | 3V       | _                                              | 20                 | 60   | 100                  | kΩ     |
|                   | T dii-riigh resistance                             | 5V       | _                                              | 10                 | 30   | 50                   | kΩ     |
| V <sub>AD</sub>   | A/D Input Voltage                                  |          | _                                              | 0                  |      | V <sub>DD</sub>      | V      |
| E <sub>AD</sub>   | A/D Conversion Error                               | _        | _                                              | _                  | ±0.5 | ±1                   | LSB    |
| I <sub>ADC</sub>  | Additional Power Consumption                       | 3V       | _                                              |                    | 0.5  | 1                    | mA     |
| ·ADC              | if A/D Converter is Used                           | 5V       | _                                              | _                  | 1.5  | 3                    | mA     |
| Vos               | Comparator Input Offset Voltage                    | _        | _                                              | -10                | _    | 10                   | mV     |
| VI                | Comparator Input Voltage Range                     | _        | _                                              | 0.2                | _    | V <sub>DD</sub> -0.8 | V      |



## A.C. Characteristics

Ta=25°C

| Complete I         | Down of the                    |          | Test Conditions               | Min  | T    | Marri | 11                |
|--------------------|--------------------------------|----------|-------------------------------|------|------|-------|-------------------|
| Symbol             | Parameter                      | $V_{DD}$ | Conditions                    | Min. | Тур. | Max.  | Unit              |
| f                  | Custom Clask                   | _        | 2.2V~5.5V                     | 400  | _    | 4000  | kHz               |
| f <sub>SYS</sub>   | System Clock                   | _        | 3.3V~5.5V                     | 400  | _    | 8000  | kHz               |
| £                  | Timer I/P Frequency            | _        | 2.2V~5.5V                     | 0    | _    | 4000  | kHz               |
| f <sub>TIMER</sub> | (TMR0/TMR1)                    | _        | 3.3V~5.5V                     | 0    | _    | 8000  | kHz               |
|                    | Watah dan Osaillatan Baria d   | 3V       | _                             | 45   | 90   | 180   | μS                |
| twdtosc            | Watchdog Oscillator Period     |          | _                             | 32   | 65   | 130   | μS                |
| t <sub>RES</sub>   | External Reset Low Pulse Width |          | _                             | 1    | _    | _     | μS                |
| t <sub>SST</sub>   | System Start-up Timer Period   |          | Power-up or Wake-up from HALT | _    | 1024 | _     | *t <sub>SYS</sub> |
| t <sub>INT</sub>   | Interrupt Pulse Width          |          | _                             | 1    | _    | _     | μS                |
| t <sub>AD</sub>    | A/D Clock Period               |          | _                             | 1    | _    | _     | μS                |
| t <sub>ADC</sub>   | A/D Conversion Time            |          | _                             | _    | 76   | _     | t <sub>AD</sub>   |
| t <sub>ADCS</sub>  | A/D Sampling Time              |          | _                             | _    | 32   | _     | t <sub>AD</sub>   |
| t <sub>COMP</sub>  | Comparator Response Time       | _        | _                             | _    | _    | 3     | μS                |

Note:  $t_{SYS}=1/f_{SYS}$ 



## **Functional Description**

#### **Execution Flow**

The system clock for the microcontroller is derived from either a crystal or an RC oscillator. The system clock is internally divided into four non-overlapping clocks. One instruction cycle consists of four system clock cycles.

Instruction fetching and execution are pipelined in such a way that a fetch takes an instruction cycle while decoding and execution takes the next instruction cycle. However, the pipelining scheme allows each instruction to be effectively executed in a cycle. If an instruction changes the program counter, two cycles are required to complete the instruction.

## **Program Counter - PC**

The program counter (PC) controls the sequence in which the instructions stored in the program ROM are executed and its contents specify a full range of program memory.

After accessing a program memory word to fetch an instruction code, the contents of the program counter are in-

cremented by 1. The program counter then points to the memory word containing the next instruction code.

When executing a jump instruction, conditional skip execution, loading PCL register, subroutine call, initial reset, internal interrupt, external interrupt or return from subroutine, the PC manages the program transfer by loading the address corresponding to each instruction.

The conditional skip is activated by instructions. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get the proper instruction. Otherwise proceed with the next instruction.

The lower byte of the program counter (PCL) is a readable and writeable register (06H). Moving data into the PCL performs a short jump. The destination will be within 256 locations.

When a control transfer takes place, an additional dummy cycle is required.



**Program Counter** Mode \*10 \*9 \*2 \*1 \*0 \*8 \*7 \*5 \*3 Initial Reset 0 0 0 0 0 0 0 0 0 0 0 Comparator 0 Interrupt 0 0 n 0 0 0 0 0 0 1 0 Comparator 1 Interrupt 0 0 0 0 0 0 0 1 0 0 0 Timer/Event Counter 0 Overflow 0 0 0 0 0 0 0 1 1 0 0 0 0 Timer/Event Counter 1 Overflow 0 0 0 0 0 0 0 1 0 A/D Converter Interrupt 0 0 0 0 0 0 1 0 1 0 0 Skip Program Counter+2 Loading PCL \*10 \*9 \*8 @6 @5 @4 @3 @2 @1 @0 @7 #10 Jump, Call Branch #9 #8 #7 #6 #5 #4 #3 #2 #1 #0 Return from Subroutine S10 S6 S5 S9 S8 S7 S4 S1 S0

## **Program Counter**

Note: \*10~\*0: Program counter bits S10~S0: Stack register bits #10~#0: Instruction code bits @7~@0: PCL bits

Rev. 1.00 6 November 1, 2005



### **Program Memory - ROM**

The program memory is used to store the program instructions which are to be executed. It also contains data, table, interrupt entries, and is organized into 2048×14 bits, addressed by the program counter and table pointer.

Certain locations in the program memory are reserved for special usage:

# Location 000H Location 000H is recogned for pro-

Location 000H is reserved for program initialization. After a chip reset, the program always begins execution at location 000H.

### Location 004H

Location 004H is reserved for the Comparator 0 interrupt service program. If the Comparator 0 output pin is activated, and If the interrupt is enabled and the stack is not full, the program begins execution at location 004H.

### • Location 008H

Location 008H is reserved for the Comparator 1 interrupt service program. If the Comparator 1 output pin is activated, and if the interrupt is enabled and the stack is not full, the program begins execution at location 008H.



# Program Memory

## Location 00CH

Location 00CH is reserved for the Timer/Event Counter 0 interrupt service program. If a timer interrupt results from a Timer/Event Counter 0 overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 00CH.

#### Location 010H

Location 010H is reserved for the Timer/Event Counter 1 interrupt service program. If a timer interrupt results from a Timer/Event Counter 1 overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 010H.

#### Location 014H

Location 014H is reserved for the A/D converter interrupt service program. If an A/D converter interrupt results from an end of A/D conversion, and if the interrupt is enabled and the stack is not full, the program begins execution at location 014H

#### Table location

Any location in the ROM space can be used as look-up tables. The instructions "TABRDC [m]" (the current page, 1 page=256 words) and "TABRDL [m]" (the last page) transfer the contents of the lower-order byte to the specified data memory, and the higher-order byte to TBLH (08H). Only the destination of the lower-order byte in the table is well-defined, the other bits of the table word are transferred to the lower portion of TBLH, and the remaining 2 bits are read as "0". The Table Higher-order byte register (TBLH) is read only. The table pointer (TBLP) is a read/write register (07H), which indicates the table location. Before accessing the table, the location must be placed in TBLP. The TBLH is read only and cannot be restored. If the main routine and the ISR (Interrupt Service Routine) both employ the table read instruction, the contents of the TBLH in the main routine are likely to be changed by the table read instruction used in the ISR. Errors can occur. In other words, using the table read instruction in the main routine and the ISR simultaneously should be avoided. However, if the table read instruction has to be applied in both the main routine and the ISR, the interrupt is supposed to be disabled prior to the table read instruction. It will not be enabled until the TBLH has been backed up. All table related instructions require two cycles to complete the operation. These areas may function as normal program memory depending upon the requirements.

| In a torrest and |     |    |    |    | Tak | le Locat | ion |    |    |    |    |
|------------------|-----|----|----|----|-----|----------|-----|----|----|----|----|
| Instruction      | *10 | *9 | *8 | *7 | *6  | *5       | *4  | *3 | *2 | *1 | *0 |
| TABRDC [m]       | P10 | P9 | P8 | @7 | @6  | @5       | @4  | @3 | @2 | @1 | @0 |
| TABRDL [m]       | 1   | 1  | 1  | @7 | @6  | @5       | @4  | @3 | @2 | @1 | @0 |

**Table Location** 

Note: \*10~\*0: Table location bits @7~@0: Table pointer bits P10~P8: Current program counter bits

Rev. 1.00 7 November 1, 2005



#### Stack Register - STACK

This is a special part of the memory which is used to save the contents of the program counter only. The stack is organized into 8 levels and is neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the stack pointer (SP) and is neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the program counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction (RET or RETI), the program counter is restored to its previous value from the stack. After a chip reset, the SP will point to the top of the

If the stack is full and a non-masked interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the stack pointer is decremented (by RET or RETI), the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. In a similar case, if the stack is full and a "CALL" is subsequently executed, stack overflow occurs and the first entry will be lost (only the most recent 8 return addresses are stored).

### Data Memory - RAM

The data memory is organized into 115×8 bits, and is divided into two functional groups, namely; special function registers and general purpose data memory (88×8 bits), most of which are readable/writeable, although some are read only.

The special function registers consist of an Indirect addressing register 0 (00H), a Memory pointer register 0 (MP0;01H), an Indirect addressing register 1 (02H), a Memory pointer register 1 (MP1;03H), an Accumulator (;05H), a Program counter lower-order byte register (PCL;06H), a Table pointer (TBLP;07H), a Table higher-order byte register (TBLH;08H), a Status register (STATUS;0AH), an Interrupt control register 0 (INTC0;0BH), a Timer/Event Counter 0 (TMR0;0DH), a Timer/Event Counter 0 control register (TMR0C;0EH), a Timer/Event Counter 1 (TMR1;10H), a Timer/Event Counter 1 control register (TMR1C;11H), Interrupt control register 1 (INTC1;1EH), the A/D result lower-order byte register (ADRL;24H), the A/D result higher-order byte register (ADRH;25H), the A/D control register (ADCR;26H), the A/D clock setting register (ACSR;27H), I/O registers (PA;12H, PB;14H, PC;16H) and I/O control registers (PAC;13H, PBC;15H, PCC;17H), the programmable pulse generator (PPG) control register (PPG0C;20H), and the programmable pulse generator timer register (PPGT0;21H). The remaining space before the 28H is reserved for future expansion usage and reading these locations will get a

"00H". The general purpose data memory, addressed from 28H to 7FH is used for data and control information under instruction commands.

All of the data memory areas can handle arithmetic, logic, increment, decrement and rotate operations directly. Except for some dedicated bits, each bit in the data memory can be set and reset by "SET [m].i" and "CLR [m].i". They are also indirectly accessible through memory pointer register (MP0;01H/MP1;03H).

| 00H | Indirect Addressing Register 0 | $\wedge$        |
|-----|--------------------------------|-----------------|
| 01H | MP0                            |                 |
| 02H | Indirect Addressing Register 1 |                 |
| 03H | MP1                            |                 |
| 04H |                                |                 |
| 05H | ACC                            |                 |
| 06H | PCL                            |                 |
| 07H | TBLP                           |                 |
| 08H | TBLH                           |                 |
| 09H |                                |                 |
| 0AH | STATUS                         |                 |
| 0BH | INTC0                          |                 |
| 0CH |                                |                 |
| 0DH | TMR0                           |                 |
| 0EH | TMR0C                          |                 |
| 0FH |                                |                 |
| 10H | TMR1                           |                 |
| 11H | TMR1C                          |                 |
| 12H | PA                             |                 |
| 13H | PAC                            | Special Purpose |
| 14H | РВ                             | Data Memory     |
| 15H | PBC                            |                 |
| 16H | PC                             |                 |
| 17H | PCC                            |                 |
| 18H |                                |                 |
| 19H |                                |                 |
| 1AH |                                |                 |
| 1BH |                                |                 |
| 1CH |                                |                 |
| 1DH |                                |                 |
| 1EH | INTC1                          |                 |
| 1FH |                                |                 |
| 20H | PPG0C                          |                 |
| 21H | PPGT0                          |                 |
| 22H |                                |                 |
| 23H |                                |                 |
| 24H | ADRL                           |                 |
| 25H | ADRH                           |                 |
| 26H | ADCR                           |                 |
| 27H | ACSR                           | /               |
| 28H | General Purpose                |                 |
|     | Data Memory                    | : Unused        |
|     | (88 Bytes)                     |                 |
| 7FH |                                | Read as "00"    |
|     | RAM Mapping                    |                 |



## **Indirect Addressing Register**

Location 00H and 02H are indirect addressing registers that are not physically implemented. Any read/write operation of [00H] and [02H] accesses the RAM pointed to by MP0 (01H) and MP1(03H) respectively. Reading location 00H or 02H indirectly returns the result 00H. Writing to it indirectly leads to no operation. The function of data movement between two indirect addressing registers is not supported.

The memory pointer registers, MP0 and MP1, are both 7-bit registers used to access the RAM by combining the corresponding indirect addressing registers.

The memory pointer register MP0 (01H) and MP1 (03H) are 7-bit registers. Bit 7 of MP0 and MP1 are undefined and if read will return the result "1". Any write operation to MP0 and MP1 will only transfer the lower 7 bits of data to MP0 and MP1.

#### Accumulator

The accumulator is closely related to ALU operations. It is also mapped to location 05H of the data memory and can carry out immediate data operations. The data movement between two data memory locations must pass through the accumulator.

### Arithmetic and Logic Unit - ALU

This circuit performs 8-bit arithmetic and logic operations. The ALU provides the following functions:

- Arithmetic operations (ADD, ADC, SUB, SBC, DAA)
- Logic operations (AND, OR, XOR, CPL)
- Rotation (RL, RR, RLC, RRC)
- Increment and Decrement (INC, DEC)
- Branch decision (SZ, SNZ, SIZ, SDZ)

The ALU not only saves the results of a data operation but also changes the status register.

### Status Register - STATUS

This 8-bit register (0AH) contains the 0 flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). It also records the status information and controls the operation sequence.

With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition operations related to the status register may give different results from those intended. The TO flag can be affected only by system power-up, a WDT time-out or executing the "CLR WDT" or "HALT" instruction. The PDF flag can be affected only by executing the "HALT" or "CLR WDT" instruction or a system power-up.

The Z, OV, AC and C flags generally reflect the status of the latest operations.

In addition, on entering the interrupt sequence or executing the subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status are important and if the subroutine can corrupt the status register, precautions must be taken to save it properly.

#### Interrupt

The device provides two internal timer/event counter 0/1 interrupt, two comparators interrupt, the A/D converter interrupt. The interrupt control register 0 (INTC0;0BH) and interrupt control register 1 (INTC1;1EH) contains the interrupt control bits to set the enable or disable and the interrupt request flags.

Once an interrupt subroutine is serviced, all the other interrupts will be blocked (by clearing the EMI bit). This scheme may prevent any further interrupt nesting. Other

| Bit No. | Label | Function                                                                                                                                                                                                                      |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | С     | C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation, otherwise C is cleared. C is also affected by a rotate through carry instruction. |
| 1       | AC    | AC is set if an operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction, otherwise AC is cleared.                                                |
| 2       | Z     | Z is set if the result of an arithmetic or logic operation is 0; otherwise Z is cleared.                                                                                                                                      |
| 3       | OV    | OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa, otherwise OV is cleared.                                                                 |
| 4       | PDF   | PDF is cleared by a system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction.                                                                                                   |
| 5       | то    | TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out.                                                                                                             |
| 6, 7    | _     | Unused bit, read as "0"                                                                                                                                                                                                       |

Status (0AH) Register

Rev. 1.00 9 November 1, 2005



interrupt requests may happen during this interval but only the interrupt request flag is recorded. If a certain interrupt requires servicing within the service routine, the EMI bit and the corresponding bit of INTC0 and INTC1 may be set to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the SP is decremented. If immediate service is desired, the stack must be prevented from becoming full.

All these kind of interrupts have a wake-up capability. As an interrupt is serviced, a control transfer occurs by pushing the program counter onto the stack, followed by a branch to a subroutine at specified location in the program memory. Only the program counter is pushed onto the stack. If the contents of the register or status register (STATUS) are altered by the interrupt service program which corrupts the desired control sequence, the contents should be saved in advance.

The Comparator 0 output Interrupt is initialized by setting the Comparator 0 output Interrupt request flag (C0F; bit 4 of the INTC0), which is caused by a falling edge transition from the Comparator 0 output. After the interrupt is enabled, and the stack is not full, and the C0F bit is set, a subroutine call to location 04H occurs. The related interrupt request flag (C0F) is reset, and the EMI bit is cleared to disable further maskable interrupts.

The Comparator 1 output Interrupt is initialized by setting the Comparator 1 output Interrupt request flag (C1F; bit 5 of the INTC0), which is caused by a falling edge transition from the Comparator 1 output. After the interrupt is enabled, and the stack is not full, and the C1F bit is set, a subroutine call to location 08H occurs. The related interrupt request flag (C1F) is reset, and the EMI bit is cleared to disable further maskable interrupts.

The internal Timer/Event Counter 0 interrupt is initialized by setting the Timer/Event Counter 0 interrupt request flag (T0F; bit 6 of the INTC0), caused by a timer overflow. When the interrupt is enabled, the stack is not full and the T0F bit is set, a subroutine call to location 0CH will occur. The related interrupt request flag (T0F) will be reset and the EMI bit cleared to disable further interrupts.

The internal Timer/Event Counter 1 is operated in the same manner. The Timer/Event Counter 1 related interrupt request flag is T1F (bit 4 of the INTC1) and its subroutine call location is 010H. The related interrupt request flag (T1F) will be reset and the EMI bit cleared to disable further interrupts.

The A/D converter interrupt is initialized by setting the A/D converter request flag (ADF; bit 5 of the INTC1), caused by an end of A/D conversion. When the interrupt is enabled, the stack is not full and the ADF is set, a subroutine call to location 014H will occur. The related interrupt request flag (ADF) will be reset and the EMI bit cleared to disable further interrupts.

| Bit No. | Label | Function                                                           |
|---------|-------|--------------------------------------------------------------------|
| 0       | EMI   | Controls the master (global) interrupt (1=enable; 0=disable)       |
| 1       | EC0I  | Controls the Comparator 0 interrupt (1= enable; 0= disable)        |
| 2       | EC1I  | Controls the Comparator 1 interrupt (1= enable; 0= disable)        |
| 3       | ET0I  | Controls the Timer/Event Counter 0 interrupt (1=enable; 0=disable) |
| 4       | C0F   | Comparator 0 request flag (1=active; 0=inactive)                   |
| 5       | C1F   | Comparator 1 request flag (1=active; 0=inactive)                   |
| 6       | T0F   | Internal Timer/Event Counter 0 request flag (1=active; 0=inactive) |
| 7       | _     | Unused bit, read as "0"                                            |

## INTC0 (0BH) Register

| Bit No. | Label | Function                                                           |
|---------|-------|--------------------------------------------------------------------|
| 0       | ET1I  | Controls the Timer/Event Counter 1 interrupt (1=enable; 0=disable) |
| 1       | EADI  | Controls the A/D converter interrupt (1=enable; 0=disable)         |
| 2, 3    | _     | Unused bit, read as "0"                                            |
| 4       | T1F   | Internal Timer/Event Counter 1 request flag (1=active; 0=inactive) |
| 5       | ADF   | A/D converter request flag (1=active; 0=inactive)                  |
| 6, 7    | _     | Unused bit, read as "0"                                            |

## INTC1 (1EH) Register

Rev. 1.00 10 November 1, 2005



During the execution of an interrupt subroutine, other interrupt acknowledge are held until the "RETI" instruction is executed or the EMI bit and the related interrupt control bit are set to 1 (if the stack is not full). To return from the interrupt subroutine, "RET" or "RETI" may be invoked. RETI will set the EMI bit to enable an interrupt service, but RET will not.

Interrupts, occurring in the interval between the rising edges of two consecutive T2 pulses, will be serviced on the latter of the two T2 pulses, if the corresponding interrupts are enabled. In the case of simultaneous requests the following table shows the priority that is applied. These can be masked by resetting the EMI bit.

| Interrupt Source                 | Priority | Vector |
|----------------------------------|----------|--------|
| Comparator 0 output interrupt    | 1        | 04H    |
| Comparator 1 output interrupt    | 2        | 08H    |
| Timer/Event Counter 0 overflow   | 3        | 0CH    |
| Timer/Event Counter 1 overflow   | 4        | 10H    |
| A/D converter completed overflow | 5        | 14H    |

The Comparator 0 interrupt request flag (C0F), the Comparator 1 interrupt request flag (C1F), the Timer/Event 0 Counter interrupt request flag (T0F), Enable Comparator 0 output interrupt bit (EC0I), Enable Comparator 1 output interrupt bit (EC1I), Enable the Timer/Event Counter 0 (ET0I), and Enable Master Interrupt bit (EMI) make up The Interrupt Control register 0 (INTC0) which is located at 0BH in the RAM.

The A/D converter request flag (ADF), the Timer/Event Counter 1 interrupt request flag (T1F), enable A/D converter interrupt bit (EADI), enable Timer/Event Counter 1 interrupt bit (ET1I), constitute the Interrupt Control register 1 (INTC1) which is located at 1EH in the RAM.

EMI, EC0I, EC1I, ET0I, ET1I, and EADI are all used to control the enable/disable status of interrupts. These bits prevent the requested interrupt from being serviced. Once the interrupt request flags (C0F, C1F, T0F, T1F, ADF) are all set, they remain in the INTC1 or INTC0 respectively until the interrupts are serviced or cleared by software instruction.

It is recommended that a program does not use the "CALL subroutine" within the interrupt subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately in some applications. If only one stack is left and enabling the interrupt is not well controlled, the original control sequence will be damaged once the "CALL" operates in the interrupt subroutine.

### **Oscillator Configuration**

There are two oscillator circuits in the microcontroller.

Both are designed for system clocks, namely the RC oscillator and the Crystal oscillator, which are determined by options. No matter what oscillator type is selected,



### **System Oscillator**

the signal provides the system clock. The HALT mode stops the system oscillator and ignores an external signal to conserve power.

If an RC oscillator is used, an external resistor between OSC1 and VSS is required and the resistance must range from  $24k\Omega$  to  $1M\Omega$ . The system clock, divided by 4, is available on OSC2, which can be used to synchronize external logic. The RC oscillator provides the most cost effective solution. However, the frequency of oscillation may vary with VDD, temperatures and the chip itself due to process variations. It is, therefore, not suitable for timing sensitive operations where an accurate oscillator frequency is desired.

If the Crystal oscillator is used, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift required for the oscillator, and no other external components are required. Instead of a crystal, a resonator can also be connected between OSC1 and OSC2 to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required (if the oscillating frequency is less than 1MHz).

The WDT oscillator is a free running on-chip RC oscillator, and no external components are required. Even if the system enters the power down mode, the system clock is stopped, but the WDT oscillator still works with a period of approximately  $65\mu s$  @ 5V. The WDT oscillator can be disabled by options to conserve power.

## Watchdog Timer - WDT

The WDT clock source is implemented by a dedicated RC oscillator (WDT oscillator) or instruction clock (system clock divided by 4) determined by options. This timer is designed to prevent a software malfunction or sequence jumping to an unknown location with unpredictable results. The Watchdog Timer can be disabled by option. If the Watchdog Timer is disabled, all executions related to the WDT result in no operation.

Once an internal WDT oscillator (RC oscillator with a period of  $65\mu s/@5V$  normally) is selected, it is divided by  $2^{13},\,2^{14}$ ,  $2^{15}$  or  $2^{16}$  (by options) to get the WDT time-out period. The minimum WDT time-out period is about 600ms. This time-out period may vary with temperature, VDD and process variations. By selection the WDT options, longer time-out periods can be realized. If the WDT time-out is selected to  $f_8/2^{16},$  the maximum time-out period is about 4.7s.





If the WDT oscillator is disabled, the WDT clock may still come from the instruction clock and operate in the same manner except that in the halt state the WDT may stop counting and lose its protecting purpose. In this situation the logic can only be restarted by external logic. If the device operates in a noisy environment, using the on-chip RC oscillator (WDT OSC) is strongly recommended, since the HALT will stop the system clock.

The WDT overflow under normal operation will initialize a "chip reset" and set the status bit TO. Whereas in the HALT mode, the overflow will initialize a "warm reset" wherein only the program counter and SP are reset to 0. To clear the WDT contents, three methods are adopted; external reset (a low level to RES), software instructions, or a HALT instruction. The software instructions include CLR WDT and the other set - CLR WDT1 and CLR WDT2. Of these two types of instruction, only one can be active depending on the options - "CLR WDT times selection option". If the "CLR WDT" is selected (i.e. CLRWDT times equal 1), any execution of the CLR WDT instruction will clear the WDT. In case "CLR WDT1" and "CLR WDT2" are chosen (i.e. CLRWDT times equal two), these two instructions must be executed to clear the WDT, otherwise, the WDT may reset the chip due to time-out.

If the WDT time-out period is selected as  $f_s/2^{12}$  (options), the WDT time-out period ranges from  $f_s/2^{12} \sim f_s/2^{13}$ , since the "CLR WDT" or "CLR WDT1" and "CLR WDT2" instructions only clear the last two stages of the WDT.

### **Power Down Operation - HALT**

The HALT mode is initialized by the "HALT" instruction and results in the following:

- The system oscillator will be turned off but the WDT oscillator keeps running (if the WDT oscillator is selected).
- The contents of the on chip RAM and registers remain unchanged.
- WDT will be cleared and recounted again (if the WDT clock is from the WDT oscillator).
- All of the I/O ports maintain their original status.
- The PDF flag is set and the TO flag is cleared.

The system can leave the HALT mode by means of an external reset, an interrupt, an external falling edge signal on port A or a WDT overflow. An external reset causes a device initialization and the WDT overflow performs a "warm reset". After the TO and PDF flags are examined, the reason for chip reset can be determined.

The PDF flag is cleared by a system power-up or executing the "CLR WDT" instruction and is set when executing the "HALT" instruction. The TO flag is set if the WDT time-out occurs, and causes a wake-up that only resets the program counter and SP, the other circuits keep their original status.

The port A wake-up and interrupt methods can be considered as a continuation of normal execution. Each bit in port A can be independently selected to wake up the device by options. Awakening from an I/O port stimulus, the program will resume execution of the next instruction. If it is awakening from an interrupt, two sequences may occur. If the related interrupt is disabled or the interrupt is enabled but the stack is full, the program will resume execution at the next instruction. If the interrupt is enabled and the stack is not full, the regular interrupt response takes place. If an interrupt request flag is set to "1" before entering the HALT mode, the wake-up function of the related interrupt will be disabled. Once a wake-up event occurs, it takes 1024 t<sub>SYS</sub> (system clock period) to resume normal operation. In other words, a dummy period will be inserted after wake-up. If the wake-up results from an interrupt acknowledge, the actual interrupt subroutine execution will be delayed by one or more cycles. If the wake-up results in the next instruction execution, this will be executed immediately after the dummy period is finished.

To minimize power consumption, all the I/O pins should be carefully managed before entering the HALT status.



### Reset

There are three ways in which a reset can occur:

- RES reset during normal operation
- RES reset during HALT
- WDT time-out reset during normal operation

The WDT time-out during HALT is different from other chip reset conditions, since it can perform a "warm reset" that resets only the program counter and SP, leaving the other circuits in their original state. Some registers remain unchanged during other reset conditions. Most registers are reset to the "initial condition" when the reset conditions are met. By examining the PDF and TO flags, the program can distinguish between different "chip resets".

| то | PDF | RESET Conditions                     |
|----|-----|--------------------------------------|
| 0  | 0   | RES reset during power-up            |
| u  | u   | RES reset during normal operation    |
| 0  | 1   | RES wake-up HALT                     |
| 1  | u   | WDT time-out during normal operation |
| 1  | 1   | WDT wake-up HALT                     |

Note: "u" means unchanged

To guarantee that the system oscillator is started and stabilized, the SST (System Start-up Timer) provides an extra delay of 1024 system clock pulses when the system reset (power-up, WDT time-out or RES reset) or the system awakes from the HALT state.

When a system reset occurs, the SST delay is added during the reset period. Any wake-up from HALT will enable the SST delay.

An extra option load time delay is added during a system reset (power-up, WDT time-out at normal mode or  $\overline{\text{RES}}$  reset).



**Reset Timing Chart** 

The functional unit chip reset status are shown below.

| Program Counter     | 000H                                              |
|---------------------|---------------------------------------------------|
| Interrupt           | Disable                                           |
| Prescaler, Divider  | Cleared                                           |
| WDT                 | Clear. After master reset,<br>WDT begins counting |
| Timer/Event Counter | Off                                               |
| PPG Timer           | Off                                               |
| PPG output          | Floating                                          |
| Input/Output Ports  | Input mode                                        |
| Stack Pointer       | Points to the top of the stack                    |



**Reset Circuit** 

Note: "\*" Make the length of the wiring, which is connected to the RES pin as short as possible, to avoid noise interference.



**Reset Configuration** 



The registers states are summarized in the following table.

| Register           | Reset<br>(Power On) | WDT Time-out | RES Reset (Normal Operation) | RES Reset<br>(HALT) | WDT Time-out<br>(HALT)* |
|--------------------|---------------------|--------------|------------------------------|---------------------|-------------------------|
| MP0                | ,                   | 1uuu uuuu    | ,                            | <u> </u>            | ` ,                     |
|                    | 1xxx xxxx           |              | 1uuu uuuu                    | 1uuu uuuu           | 1uuu uuuu               |
| MP1                | 1xxx xxxx           | 1uuu uuuu    | 1uuu uuuu                    | 1uuu uuuu           | 1uuu uuuu               |
| ACC                | XXXX XXXX           | uuuu uuuu    | uuuu uuuu                    | uuuu uuuu           | uuuu uuuu               |
| Program<br>Counter | 000H                | 000H         | 000H                         | 000H                | 000H                    |
| TBLP               | xxxx xxxx           | uuuu uuuu    | uuuu uuuu                    | uuuu uuuu           | uuuu uuuu               |
| TBLH               | xxxx xxxx           | uuuu uuuu    | uuuu uuuu                    | uuuu uuuu           | uuuu uuuu               |
| STATUS             | 00 xxxx             | 1u uuuu      | uu uuuu                      | 01 uuuu             | 11 uuuu                 |
| INTC0              | -000 0000           | -000 0000    | -000 0000                    | -000 0000           | -uuu uuuu               |
| TMR0               | xxxx xxxx           | xxxx xxxx    | uuuu uuuu                    | uuuu uuuu           | uuuu uuuu               |
| TMR0C              | 00-0 1000           | 00-0 1000    | 00-0 1000                    | 00-0 1000           | uu-u uuuu               |
| TMR1               | xxxx xxxx           | xxxx xxxx    | uuuu uuuu                    | uuuu uuuu           | uuuu uuuu               |
| TMR1C              | 00-0 1              | 00-0 1       | 00-0 1                       | 00-0 1              | uu-u u                  |
| PA                 | 1111 1111           | 1111 1111    | 1111 1111                    | 1111 1111           | uuuu uuuu               |
| PAC                | 1111 1111           | 1111 1111    | 1111 1111                    | 1111 1111           | uuuu uuuu               |
| РВ                 | 1111                | 1111         | 1111                         | 1111                | uuuu                    |
| PBC                | 1111                | 1111         | 1111                         | 1111                | uuuu                    |
| PC                 | 1111                | 1111         | 1111                         | 1111                | uuuu                    |
| PCC                | 1111                | 1111         | 1111                         | 1111                | uuuu                    |
| INTC1              | 0000                | 0000         | 0000                         | 0000                | uuuu                    |
| PPG0C              | 0000 0000           | 0000 0000    | 0000 0000                    | 0000 0000           | uuuu uuuu               |
| PPGT0              | xxxx xxxx           | xxxx xxxx    | uuuu uuuu                    | uuuu uuuu           | uuuu uuuu               |
| ADRL               | x                   | X            | X                            | X                   | u                       |
| ADRH               | xxxx xxxx           | xxxx xxxx    | xxxx xxxx                    | xxxx xxxx           | uuuu uuuu               |
| ADCR               | 0100 0000           | 0100 0000    | 0100 0000                    | 0100 0000           | uuuu uuuu               |
| ACSR               | 00                  | 00           | 00                           | 00                  | uu                      |

Note: "\*" stands for warm reset

"u" stands for unchanged

"x" stands for unknown



#### Timer/Event Counter

Two timer/event counters (TMR0,TMR1) are implemented in the microcontroller. The Timer/Event Counter 0 contains an 8-bit programmable count-up counter and the clock may come from an external source or an internal clock source. An internal clock source comes from  $f_{\rm SYS}$ . The Timer/Event Counter 1 contains an 8-bit programmable count-up counter and the clock may come from an external source or an internal clock source. An internal clock source comes from  $f_{\rm SYS}/4$ . The external clock input allows the user to count external events, measure time intervals or pulse widths, or to generate an accurate time base.

Using the internal system clock, the timer/event counter is only one reference time base. The internal clock source comes from external events, measure time intervals or pulse widths, or generate an accurate time base. Using the internal clock allows the user to generate an accurate time base.

There are four registers related to the Timer/Event Counter 0; TMR0 (0DH), TMR0C (0EH), the Timer/Event Counter 1; TMR1(10H), TMR1C (11H). Writing TMR0/TMR1 makes the starting value be placed in the Timer/Event Counter 0/1 preload register and reading TMR0/TMR1 retrieves the contents of the Timer/Event Counter 0/1. The TMR0C and TMR1C are Timer/Event Counter control register 0/1, which defines the operating mode, counting enable or disable and an active edge.

The T0M0/T1M0 and T0M1/T1M1 bits define the operation mode. The event count mode is used to count external events, which means that the clock source is from an external (TMR0, TMR1) pin. The timer mode functions as a normal timer with the clock source coming from the internal selected clock source. The pulse width measurement mode can be used to count the high or low level duration of the external signal (TMR0, TMR1), and the counting is based on the internal selected clock

In the event count or timer mode, the timer/event counter 0/1 starts counting at the current contents in the timer/event counter and ends at FFH. Once an overflow occurs, the counter is reloaded from the timer/event counter preload register, and generates an interrupt request flag (T0F; bit 6 of the INTC0, T1F; bit 4 of the INTC1).

In the pulse width measurement mode with the values of the T0ON/T1ON and T0E/T1E bits equal to "1", after the TMR0 (TMR1) has received a transient from low to high (or high to low if the T0E/T1E bit is "0"), it will start counting until the TMR0 (TMR1) returns to the original level and resets the T0ON/T1ON.

The measured result remains in the timer/event counter even if the activated transient occurs again. In other words, only 1-cycle measurement can be made until the T0ON/T1ON is set. The cycle measurement will re-function as long as it receives further transient pulse. In this operation mode, the timer/event counter begins counting not according to the logic level but to the transient edges. In the case of counter overflows, the counter is reloaded from the timer/event counter register and issues an interrupt request, as in the other two modes, i.e., event and timer modes.

To enable the counting operation, the Timer ON bit (T0ON; bit 4 of the TMR0C or T1ON; bit 4 of the TMR1C) should be set to 1. In the pulse width measurement mode, the T0ON/T1ON is automatically cleared after the measurement cycle is completed. But in the other two modes, the T0ON/T1ON can only be reset by instructions. The overflow of the Timer/Event Counter 0/1 is one of the wake-up sources and the Timer/Event Counter 0/1 can also be applied to a PFD (Programmable Frequency Divider) output at PA3 by options. Only one PFD (PFD0 or PFD1) can be applied to PA3 by options. No matter what the operation mode is, writing a 0 to ET0I or ET1I disables the related interrupt service. When the PFD function is selected, executing "SET [PA].3" instruction will enable the PFD output and executing "CLR [PA].3" instruction will disable the PFD out-

In the case of timer/event counter OFF condition, writing data to the timer/event counter preload register also reloads that data to the timer/event counter. But if the timer/event counter is turn on, data written to the timer/event counter is kept only in the timer/event counter preload register. The timer/event counter still continues its operation until an overflow occurs.

When the timer/event counter (reading TMR0/TMR1) is read, the clock is blocked to avoid errors, as this may results in a counting error. Blocking of the clock should be taken into account by the programmer.

It is strongly recommended to load a desired value into the TMR0/TMR1 register first, before turning on the related timer/event counter, for proper operation since the initial value of TMR0/TMR1 is unknown. Due to the timer/event scheme, the programmer should pay special attention on the instruction to enable then disable the timer for the first time, whenever there is a need to use the timer/event function, to avoid unpredictable result. After this procedure, the timer/event function can be operated normally.

The bit0~bit2 of the TMR0C can be used to define the pre-scaling stages of the internal clock sources of timer/event counter. The definitions are as shown. The overflow signal of the timer/event counter can be used to generate the PFD signal.





## Timer/Event Counter 0



## Timer/Event Counter 1



**PFD Source Option** 

| Bit No.     | Label                      | Function                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>1<br>2 | TOPSC0<br>TOPSC1<br>TOPSC2 | Define the prescaler stages, T0PSC2, T0PSC1, T0PSC0= 000: $f_{\text{INT}} = f_{\text{SYS}}$ 001: $f_{\text{INT}} = f_{\text{SYS}}/2$ 010: $f_{\text{INT}} = f_{\text{SYS}}/4$ 011: $f_{\text{INT}} = f_{\text{SYS}}/8$ 100: $f_{\text{INT}} = f_{\text{SYS}}/16$ 101: $f_{\text{INT}} = f_{\text{SYS}}/32$ 110: $f_{\text{INT}} = f_{\text{SYS}}/64$ 111: $f_{\text{INT}} = f_{\text{SYS}}/128$ |
| 3           | TOE                        | Defines the TMR0 active edge of the timer/event counter: In Event Counter Mode (T0M1,T0M0)=(0,1): 1:count on falling edge; 0:count on rising edge In Pulse Width measurement mode (T0M1,T0M0)=(1,1): 1: start counting on the rising edge, stop on the falling edge; 0: start counting on the falling edge, stop on the rising edge                                                             |
| 4           | TOON                       | Enable/disable the timer counting (0=disable; 1=enable)                                                                                                                                                                                                                                                                                                                                         |
| 5           |                            | Unused bit, read as "0"                                                                                                                                                                                                                                                                                                                                                                         |
| 6<br>7      | T0M0<br>T0M1               | Define the operating mode (T0M1, T0M0) 01=Event count mode (External clock) 10=Timer mode (Internal clock) 11=Pulse Width measurement mode (External clock) 00=Unused                                                                                                                                                                                                                           |

TMR0C (0EH) Register

Rev. 1.00 16 November 1, 2005



| Bit No. | Label        | Function                                                                                                                                                                                                                                                                                                                            |
|---------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0~2     | _            | Unused bit, read as "0"                                                                                                                                                                                                                                                                                                             |
| 3       | T1E          | Defines the TMR1 active edge of the timer/event counter: In Event Counter Mode (T1M1,T1M0)=(0,1): 1:count on falling edge; 0:count on rising edge In Pulse Width measurement mode (T1M1,T1M0)=(1,1): 1: start counting on the rising edge, stop on the falling edge; 0: start counting on the falling edge, stop on the rising edge |
| 4       | T10N         | Enable/disable timer counting (0= disable; 1= enable)                                                                                                                                                                                                                                                                               |
| 5       |              | Unused bit, read as "0"                                                                                                                                                                                                                                                                                                             |
| 6<br>7  | T1M0<br>T1M1 | Define the operating mode (T1M1, T1M0) 01= Event count mode (External clock) 10= Timer mode (Internal clock) 11= Pulse Width measurement mode (External clock) 00= Unused                                                                                                                                                           |

TMR1C (11H) Register

### **Programmable Pulse Generator – PPG**

This device provides one 8-bit PPG output channels. Each PPG has a programmable period of 256×T, where "T" can be  $1/f_{SYS},\,2/f_{SYS},\,4/f_{SYS},\,8/f_{SYS},\,16/f_{SYS},\,32/f_{SYS},\,64/f_{SYS},\,128/f_{SYS}$  for an output pulse width.

The PPG detects the falling edge of a trigger input, and outputs a single pulse, the falling edge trigger may come from comparators or software trigger bit, which can be selected by software. The PPG is capable of generating signals from  $0.25\mu s$  to 8.192ms pulse width when the system frequency is operating at 4MHz. The PPG can set the polarity control bit (P0LEV) as active low or active high output (by mask option). A "00H" data write to the PPGT0 register yields a pulse width  $256\times T$  output.

## • PPG0 functional description

The PPG0 module consists of PPG0 timers, a PPG Mode Control, and two comparators. The PPG0 timer consists of a prescaler, one 8-bit up-counter timer, and an 8-bit preload data register. The programmable

pulse generator (PPG) starts counting at the current contents in the preload register and ends at "FFH→ 00H". Once an overflow occurs, the counter is reloaded from the PPG0 timer counter preload register, and generates a signal to stop the PPG timer. The software trigger bit (P0ST) will be cleared when a PPG timer overflow occurs.

There are two registers related to the PPG0 output function, a control registers PPG0C and a timer preload register PPGT0. The control registers PPG0C define the PPG0 input control mode (trigger source), enable or disable the comparators, define the PPG0 timer prescaler rate, range form  $f_{\rm SYS}/1,\,f_{\rm SYS}/2,\,f_{\rm SYS}/4,\,f_{\rm SYS}/3,\,f_{\rm SYS}/32,\,f_{\rm SYS}/64,\,f_{\rm SYS}/128,\,{\rm enable}$  or disable stopping the PPG0 timer using C0VO triggered input, enable or disable the restarting of the PPG0 timer using C1VO triggered input, and control the PPG0 software trigger bit to trigger the PPG0 timer On or Off. The PPGT0 is the PPG0 preload register preload register, the register contents decide the output pulse width.



Rev. 1.00 17 November 1, 2005



## • PPG0C control register

| Bit No.     | 7    | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------------|------|--------|--------|--------|--------|--------|--------|--------|
| PPG0C (20H) | P0ST | P0RSEN | P0SPEN | P0PSC2 | P0PSC1 | P0PSC0 | CMP1EN | CMP0EN |
| POR value   | 0    | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

CMP0EN: Enables or disables the Comparator 0 (0=disable, 1=enable)

CMP1EN: Enables or disables the Comparator 1 (0=disable, 1=enable)

P0PSC0, P0PSC1, P0PSC2: These three bits select the PPG0 timer prescaler rate.

P0SPEN: Enables or disables the stopping of the PPG0 timer using C0VO trigger input (0=disable, 1=enable) P0RSEN: Enables or disables the restarting of the PPG0 timer using C1VO trigger input. (0=disable, 1=enable)

P0ST: PPG0 software trigger bit. (0=Stop PPG0, 1=Restart PPG0)

The CMP0EN and CMP1EN bits are used as the comparators enable or disable bits, if the CMP0EN is cleared to "0", the Comparator 0 is disabled, the PC0/C0VIN-, PC1/C0VIN+, PC2/C0OUT are all GPIO pins, if the CMP0EN is set to "1", the Comparator 1 is enabled, PC0/C0VIN-, PC1/C0VIN+, PC2/C0OUT can still be used as input pins. If the CMP1EN is cleared to "0", the Comparator 1 is disabled, the PC3/C1OUT is a GPIO pin, If the CMP1EN is set to "1", the Comparator 1 is enabled, PC3 can still be used as input pin.

PPG0C: CMP0EN, CMP1EN comparators enable/disable bits

| CMP0EN | Description                                                                    |  |  |  |  |  |
|--------|--------------------------------------------------------------------------------|--|--|--|--|--|
| 0      | Disable the Comparator 0. PC0/C0VIN-, PC1/C0VIN+, PC2/C0OUT are all GPIO pins. |  |  |  |  |  |
| 1      | Enable the Comparator 0                                                        |  |  |  |  |  |

| CMP1EN | Description                                        |
|--------|----------------------------------------------------|
| 0      | Disable the Comparator 1. PC3/C1OUT is a PGIO pin. |
| 1      | Enable the Comparator 1                            |

The bits  $4\sim2$  of the PPG0 control register (PPG0C) can be used to define the pre-scaling stages of the PPG0 timer counter clock.

PPG0C: PPG0 timer prescaler rate bits

| P0PSC2 | P0PSC1 | P0PSC0 | Define the prescaler stages             |  |
|--------|--------|--------|-----------------------------------------|--|
| 0      | 0      | 0      | P0f <sub>S</sub> =f <sub>SYS</sub>      |  |
| 0      | 0      | 1      | P0f <sub>S</sub> =f <sub>SYS</sub> /2   |  |
| 0      | 1      | 0      | P0f <sub>S</sub> =f <sub>SYS</sub> /4   |  |
| 0      | 1      | 1      | P0f <sub>S</sub> =f <sub>SYS</sub> /8   |  |
| 1      | 0      | 0      | P0f <sub>S</sub> =f <sub>SYS</sub> /16  |  |
| 1      | 0      | 1      | P0f <sub>S</sub> =f <sub>SYS</sub> /32  |  |
| 1      | 1      | 0      | P0f <sub>S</sub> =f <sub>SYS</sub> /64  |  |
| 1      | 1      | 1      | P0f <sub>S</sub> =f <sub>SYS</sub> /128 |  |

Rev. 1.00 18 November 1, 2005



The P0SPEN is the PPG0 timer OFF enable or disable bit using C0VO trigger input, if this bit is enabled, the PPG0 stopping input can be triggered by C0VO or PC2 falling edge. The P0RSEN is the PPG0 restarting enable or disable bit using C1VO trigger input, if this bit is enabled, the PPG0 timer restarting input can be trigger by C1VO or PC3 falling edge. User can read the status of C0VO or C1VO by setting the PC2 or PC3 to be an input pin when comparator 0 or comparator 1 is enabled.

| P0SPEN | Description                                                                                                                                                               |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | Disable stopping the PPG0 timer using C0VO trigger input. PPG0 module output can be stopped by software control (P0ST) only.                                              |
| 1      | Enable stopping the PPG0 timer using C0VO trigger input. PPG0 module output can be stopped by C0VO falling edge trigger or software control (P0ST bit is cleared to "0"). |

| P0RSEN | Description                                                                                                                                                          |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | Disable restarting the PPG0 timer using C1VO trigger input. PPG0 module output can be restarted by software control (P0ST) only.                                     |
| 1      | Enable restarting the PPG0 timer using C1VO trigger input. PPG0 module output can be restarted by C1VO falling edge trigger or software control (P0ST is set to "1") |

The P0ST is a software trigger bit, if this bit is set to "1", the PPG0 timer will start counting and this bit will be cleared when the PPG timer overflow occurs, if this bit is cleared to "0", the PPG0 timer will stop counting, when the PPG timer is counting and if a falling edge generates from C1VO, PC3 or a software control bit (P0ST) is set, the PPG0 timer counter is not affected, the trigger from C1VO, PC3 or P0ST is not useful. The P0ST can also be used as a status bit of PPG0 timer output.

### Input/Output Ports

There are 16 bidirectional input/output lines in the microcontroller, labeled as PA, PB and PC, which are mapped to the data memory of [12H], [14H] and [16H] respectively. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, that is, the inputs must be ready at the T2 rising edge of instruction "MOV A,[m]" (m=12H, 14H or 16H). For output operation, all the data is latched and remains unchanged until the output latch is rewritten.

Each I/O line has its own control register (PAC, PBC, PCC) to control the input/output configuration. With this control register, CMOS output or Schmitt trigger input with or without pull-high resistor structures can be reconfigured dynamically under software control. To function as an input, the corresponding latch of the control register must write "1". The input source also depends on the control register. If the control register bit is "1", the input will read the pad state. If the control register bit is "0", the contents of the latches will move to the internal bus. The latter is possible in the "read-modify-write" instruction.

For output function, CMOS is the only configuration. These control registers are mapped to locations 13H, 15H and 17H

After a chip reset, these input/output lines remain at high levels or floating state (depending on pull-high options).

Each bit of these input/output latches can be set or cleared by "SET [m].i" and "CLR [m].i" (m=12H, 14H or 16H) instructions.

Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m].i", "CPL [m]", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or the accumulator.

Each line of port A has the capability of waking-up the device.

Each I/O port has a pull-high option. Once the pull-high option is selected, the I/O port has a pull-high resistor, otherwise, there's none. Take note that a non-pull-high I/O port operating in input mode will cause a floating state

The PA3, PA4 and PA7 are pin-shared with PFD, TMR0 and TMR1 pins respectively. And the PC0, PC1, PC2 and PC3 are pin-shared with C0VIN1-, C0VIN+, C0OUT, C1OUT.

The PA3 is pin-shared with the PFD signal. If the PFD option is selected, the output signal in output mode of PA3 will be the PFD signal generated by a timer/event counter overflow signal. The input mode always remain in its original functions. Once the PFD option is selected, the PFD output signal is controlled by the PA3 data register only. Writing "1" to PA3 data register will enable the





PFD output function and writing "0" will force the PA3 to remain at "0". The I/O functions of PA3 are shown below.

| I/O  | I/P              | O/P               | I/P              | O/P   |
|------|------------------|-------------------|------------------|-------|
| Mode | (Normal)         | (Normal)          | (PFD)            | (PFD) |
| PA3  | Logical<br>Input | Logical<br>Output | Logical<br>Input |       |

Note: The PFD frequency is the timer/event counter overflowfrequency divided by 2.

It is recommended that unused or not bonded out I/O lines should be set as output pins by software instruction to avoid consuming power under input floating state.

The PFD (PFD0 or PFD1) output shares pin with PA3, as determined by options. When the PFD (PFD0 or PFD1) option is selected, setting PA3 "1" ("SET PA.3") will enable the PFD output and setting PA3 "0" ("CLR PA.3") will disable the PFD output and PA3 output at low level.

The definitions of PFD control signal and PFD output frequency are listed in the following table.

| Timer | Timer<br>Preload<br>Value | PA3 Data<br>Register | PA3 Pad<br>State | PFD<br>Frequency            |
|-------|---------------------------|----------------------|------------------|-----------------------------|
| OFF   | X                         | 0                    | 0                | Х                           |
| OFF   | X                         | 1                    | U                | Х                           |
| ON    | Ν                         | 0                    | 0                | Х                           |
| ON    | N                         | 1                    | PFD              | f <sub>TMR</sub> /[2×(M-N)] |

Note: "X" stands for unused

"U" stands for unknown

"M" is "256" for PFD

"N" is preload value for the timer/event counter "f<sub>TMR</sub>" is input clock frequency for the

timer/event counter

## A/D Converter

The 4 channels and 9-bit resolution A/D (8-bit accuracy) converter are implemented in this microcontroller. The reference voltage is VDD. The A/D converter contains four special registers which are; ADRL (24H), ADRH (25H), ADCR (26H) and ACSR (27H). The ADRH and ADRL are A/D result register higher-order byte and lower-order byte and are read-only. After the A/D conversion is completed, the ADRH and ADRL should be read to get the conversion result data. The ADCR is an A/D converter control register, which defines the A/D channel number, analog channel select, start A/D conversion control bit and end of A/D conversion flag. If users want to start an A/D conversion, define the PB configuration, select the converted analog channel, and give START bit a raising edge and falling edge  $(0\rightarrow 1\rightarrow 0)$ . At the end of A/D conversion, the EOCB bit is cleared and an A/D converter interrupt occurs (if the A/D converter interrupt is enabled). The ACSR is A/D clock setting register, which is used to select the A/D clock source.

The A/D converter control register is used to control the A/D converter. The bit2~bit0 of the ADCR are used to select an analog input channel. There's a total of 4



channels to select. The bit5~bit3 of the ADCR are used to set the PB configurations. PB can be an analog input or as digital I/O line determined by these 3 bits.

| PCR2 | PCR1 | PCR0 | 3   | 2   | 1   | 0   |
|------|------|------|-----|-----|-----|-----|
| 0    | 0    | 0    | PB3 | PB2 | PB1 | PB0 |
| 0    | 0    | 1    | PB3 | PB2 | PB1 | AN0 |
| 0    | 1    | 0    | PB3 | PB2 | AN1 | AN0 |
| 0    | 1    | 1    | PB3 | AN2 | AN1 | AN0 |
| 1    | х    | х    | AN3 | AN2 | AN1 | AN0 |

### **Port B Configuration**

Once a PB line is selected as an analog input, the I/O functions and pull-high resistor of this I/O line are disabled and the A/D converter circuit is powered on. The EOCB bit (bit6 of the ADCR) is end of A/D conversion flag. Check this bit to know when A/D conversion is completed. The START bit of the ADCR is used to begin the conversion of the A/D converter. Giving START bit a rising edge and falling edge means that the A/D converter.

sion has started. In order to ensure that A/D conversion is completed, the START should remain at "0" until the EOCB is cleared to "0" (end of A/D conversion).

Bit 7 of the ACSR register is used for test purposes only and must not be used for other purposes by the application program. Bit1 and bit0 of the ACSR register are used to select the A/D clock source.

When the A/D conversion has completed, the A/D interrupt request flag will be set. The EOCB bit is set to "1" when the START bit is set from "0" to "1".

### Important Note for A/D initialization:

Special care must be taken to initialize the A/D converter each time the Port B A/D channel selection bits are modified, otherwise the EOCB flag may be in an undefined condition. An A/D initialization is implemented by setting the START bit high and then clearing it to zero within 10 instruction cycles of the Port B channel selection bits being modified. Note that if the Port B channel selection bits are all cleared to zero then an A/D initialization is not required.

| Bit No. | Label          | Function                                                                                                   |  |  |
|---------|----------------|------------------------------------------------------------------------------------------------------------|--|--|
| 0       | ADCS0<br>ADCS1 | Selects the A/D converter clock source 00=system clock/2 01=system clock/8 10=system clock/32 11=undefined |  |  |
| 2~6     | _              | Unused bit, read as "0"                                                                                    |  |  |
| 7       | TEST           | For test mode used only                                                                                    |  |  |

## ACSR (27H) Register

| Bit No.     | Label                | Function                                                                                                                                                                                                                                                    |
|-------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>1<br>2 | ACS0<br>ACS1<br>ACS2 | ACS2, ACS1, ACS0: Select A/D channel 0, 0, 0: AN0 0, 0, 1: AN1 0, 1, 0: AN2 0, 1, 1: AN3 1, x, x: Undefined, cannot be used                                                                                                                                 |
| 3<br>4<br>5 | PCR0<br>PCR1<br>PCR2 | Defines the port B configuration select. If PCR0, PCR1 and PCR2 are all zero, the ADC circuit is powered off to reduce power consumption                                                                                                                    |
| 6           | EOCB                 | Indicates end of A/D conversion. (0 = end of A/D conversion) Each time bits 3~5 change state the A/D should be initialized by issuing a START signal, otherwise the EOCB flag may have an undefined condition. See "Important note for A/D initialization". |
| 7           | START                | Starts the A/D conversion. $(0\rightarrow 1\rightarrow 0= \text{start}; 0\rightarrow 1= \text{Reset A/D converter and set EOCB to "1"})$                                                                                                                    |

## ADCR (26H) Register

| Register   | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------------|------|------|------|------|------|------|------|------|
| ADRL (24H) | D0   | _    | _    | _    |      | _    | _    | _    |
| ADRH (25H) | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   |

Note: D0~D8 is A/D conversion result data bit LSB~MSB.

ADRL (24H), ADRH (25H) Register



The following two programming examples illustrate how to setup and implement an A/D conversion. In the first example, the method of polling the EOCB bit in the ADCR register is used to detect when the conversion cycle is complete, whereas in the second example, the A/D interrupt is used to determine when the conversion is complete.

```
Example: using EOCB Polling Method to detect end of conversion
                                   ; disable ADC interrupt
           a,0000001B
   mov
           ACSR,a
   mov
                                   ; setup the ACSR register to select f<sub>SYS</sub>/8 as the A/D clock
           a,00100000B
                                    setup ADCR register to configure Port PB0~PB3 as A/D inputs
   mov
                                   ; and select AN0 to be connected to the A/D converter
   mov
           ADCR,a
                                   ; As the Port B channel bits have changed the following START
                                   ; signal (0-1-0) must be issued within 10 instruction cycles
Start conversion:
           START
   clr
   set
           START
                                   ; reset A/D
           START
                                   ; start A/D
   clr
Polling EOC:
           EOCB
                                   ; poll the ADCR register EOCB bit to detect end of A/D conversion
   SZ
           polling_EOC
                                    continue pollina
   ami
                                   ; read conversion result high byte value from the ADRH register
   mov
           a.ADRH
            adrh buffer,a
                                    save result to user defined memory
   mov
   mov
           a,ADRL
                                    read conversion result low byte value from the ADRL register
           adrl buffer,a
                                   ; save result to user defined memory
   mov
                                   ; start next A/D conversion
   jmp
           start conversion
Example: using interrupt method to detect end of conversion
                                   ; disable ADC interrupt
   clr
           a,0000001B
   mov
           ACSR,a
                                   ; setup the ACSR register to select f_{\text{SYS}}/8 as the A/D clock
   mov
   mov
           a,00100000B
                                   ; setup ADCR register to configure Port PB0~PB3 as A/D inputs
           ADCR,a
                                   ; and select AN0 to be connected to the A/D converter
   mov
                                   ; As the Port B channel bits have changed the following START
                                   ; signal (0-1-0) must be issued within 10 instruction cycles
Start_conversion:
   clr
           START
   set
            START
                                   ; reset A/D
   clr
           START
                                   : start A/D
   clr
            ADF
                                    clear ADC interrupt request flag
   set
           EADI
                                    enable ADC interrupt
           EMI
                                   ; enable global interrupt
; ADC interrupt service routine
ADC_ISR:
   mov
           acc_stack,a
                                   ; save ACC to user defined memory
           a,STATUS
   mov
           status stack,a
                                   ; save STATUS to user defined memory
   mov
           a,ADRH
   mov
                                   ; read conversion result high byte value from the ADRH register
           adrh buffer,a
                                   ; save result to user defined register
   mov
                                    read conversion result low byte value from the ADRL register
           a,ADRL
   mov
           adrl buffer.a
   mov
                                   ; save result to user defined register
            START
   clr
                                   ; reset A/D
   set
           START
           START
                                   ; start A/D
   clr
EXIT INT ISR:
           a,status_stack
   mov
   mov
           STATUS,a
                                   ; restore STATUS from user defined memory
   mov
           a,acc_stack
                                   ; restore ACC from user defined memory
   reti
```





A/D Conversion Timing

## Low Voltage Reset - LVR

The microcontroller provides low voltage reset circuit in order to monitor the supply voltage of the device. If the supply voltage of the device is within the range  $0.9V \sim V_{LVR}$ , such as changing a battery, the LVR will automatically reset the device internally.

The LVR includes the following specifications:

- The low voltage  $(0.9V \sim V_{LVR})$  state has to be maintained for more than 1ms. If the low voltage state does not exceed 1ms, the LVR will ignore it and do not perform a reset function.
- The LVR uses the "OR" function with the external RES signal to perform a chip reset.

The relationship between V<sub>DD</sub> and V<sub>LVR</sub> is shown below.



Note: V<sub>OPR</sub> is the voltage range for proper chip operation at 4MHz system clock.



Note: \*1: To make sure that the system oscillator has stabilized, the SST provides an extra delay of 1024 system clock pulses before entering the normal operation.

\*2: Since low voltage state has to be maintained for over 1ms, after 1ms delay, the device enters the reset mode.

Rev. 1.00 23 November 1, 2005



#### **Options**

The following shows ten kinds of options in the microcontroller. ALL the options must be defined to ensure proper system function.

#### **Options**

OSC type selection.

This option is to determine if an RC or crystal oscillator is chosen as system clock.

WDT source selection.

There are three types of selection: On-chip RC oscillator, instruction clock or disable the WDT.

CLRWDT times selection.

This option defines how to clear the WDT by instruction. "One time" means that the "CLR WDT" instruction can clear the WDT. "Two times" means only if both of the "CLR WDT1" and "CLR WDT2" instructions have been executed, then WDT can be cleared.

WDT time-out period selection.

There are four types of selection:  $f_S/2^{13}$ ,  $f_S/2^{14}$ ,  $f_S/2^{15}$  and  $f_S/2^{16}$ 

Wake-up selection

This option defines the wake-up function activity. External I/O pins (PA only) all have the capability to wake-up the chip from a HALT.

Pull-high selection.

This option is to determine whether a pull-high resistance is viable or not in the input mode of the I/O ports. PA0~PA7, can be independently selected.

Pull-high selection.

This option is to decide whether a pull-high resistance is viable or not in the input mode of the I/O ports. PB0~PB3, can be independently selected

Pull-high selection.

This option is to determine whether a pull-high resistance is viable or not in the input mode of the I/O ports. PC0~PC3, can be independently selected

I/O pins share with other function selections.

PA3/PFD: PA3 can be set as I/O pins or PFD output.

PFD selection.

If PA3 is set as PFD output, there are two types of selections; One is PFD0 as the PFD output, the other is PFD1 as the PFD output. PFD0, PFD1 are generated by the timer overflow signals of the Timer/Event Counter 0, Timer/Event Counter 1 respectively.

Low voltage reset selection.

Enable or disable LVR function.

PPG0 output level selection; P0LEV.

This option is to determine the PPG output level. Active Low or Active High selection. Disable this bit to "0", the PPG output will be defined as an active high output, Enable this bit to "1", the PPG output will be defined as an active low output

PPG0 timer start counting synchronized with clock; P0TSYN.

This option is to determine the PPG0 timer start counting is synchronized with input clock or not.

Rev. 1.00 24 November 1, 2005



## **Application Circuits**



The following table shows the C1, C2 and R1 values corresponding to the different crystal values. (For reference only)

| Crystal or Resonator     | C1, C2 | R1    |
|--------------------------|--------|-------|
| 4MHz Crystal             | 0pF    | 10kΩ  |
| 4MHz Resonator           | 10pF   | 12kΩ  |
| 3.58MHz Crystal          | 0pF    | 10kΩ  |
| 3.58MHz Resonator        | 25pF   | 10kΩ  |
| 2MHz Crystal & Resonator | 25pF   | 10kΩ  |
| 1MHz Crystal             | 35pF   | 27kΩ  |
| 480kHz Resonator         | 300pF  | 9.1kΩ |
| 455kHz Resonator         | 300pF  | 10kΩ  |
| 429kHz Resonator         | 300pF  | 10kΩ  |

The function of the resistor R1 is to ensure that the oscillator will switch off should low voltage conditions occur. Such a low voltage, as mentioned here, is one which is less than the lowest value of the MCU operating voltage. Note however that if the LVR is enabled then R1 can be removed.

Note: The resistance and capacitance for reset circuit should be designed in such a way as to ensure that the VDD is stable and remains within a valid operating voltage range before bringing RES to high.

"\*" Make the length of the wiring, which is connected to the  $\overline{\text{RES}}$  pin as short as possible, to avoid noise interference.

Rev. 1.00 25 November 1, 2005



# **Instruction Set Summary**

| Mnemonic                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Instruction<br>Cycle                                               | Flag<br>Affected                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Arithmetic                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                    |                                                                                                                                             |
| ADD A,[m] ADDM A,[m] ADD A,x ADC A,[m] ADCM A,[m] SUB A,x SUB A,[m] SUBM A,[m] SBC A,[m] SBCM A,[m] DAA [m] | Add data memory to ACC Add ACC to data memory Add immediate data to ACC Add data memory to ACC with carry Add ACC to data memory with carry Subtract immediate data from ACC Subtract data memory from ACC Subtract data memory from ACC with result in data memory Subtract data memory from ACC with carry Subtract data memory from ACC with carry Subtract data memory from ACC with carry and result in data memory Decimal adjust ACC for addition with result in data memory | 1<br>1(1)<br>1<br>1<br>1(1)<br>1<br>1<br>1(1)<br>1<br>1(1)<br>1(1) | Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>C,C,AC,OV |
| Logic Operation                                                                                             | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                    |                                                                                                                                             |
| AND A,[m] OR A,[m] XOR A,[m] ANDM A,[m] ORM A,[m] XORM A,[m] AND A,x OR A,x XOR A,x CPL [m] CPLA [m]        | AND data memory to ACC OR data memory to ACC Exclusive-OR data memory to ACC AND ACC to data memory OR ACC to data memory Exclusive-OR ACC to data memory AND immediate data to ACC OR immediate data to ACC Exclusive-OR immediate data to ACC Complement data memory Complement data memory with result in ACC                                                                                                                                                                    | 1<br>1<br>1<br>1(1)<br>1(1)<br>1(1)<br>1<br>1<br>1<br>1(1)<br>1    | Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z                                                                                         |
| Increment & D                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                    |                                                                                                                                             |
| INCA [m] INC [m] DECA [m] DEC [m]                                                                           | Increment data memory with result in ACC Increment data memory Decrement data memory with result in ACC Decrement data memory                                                                                                                                                                                                                                                                                                                                                       | 1<br>1 <sup>(1)</sup><br>1<br>1 <sup>(1)</sup>                     | Z<br>Z<br>Z<br>Z                                                                                                                            |
| Rotate                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                    |                                                                                                                                             |
| RRA [m] RR [m] RRCA [m] RRC [m] RLA [m] RL [m] RLCA [m] RLCA [m]                                            | Rotate data memory right with result in ACC Rotate data memory right Rotate data memory right through carry with result in ACC Rotate data memory right through carry Rotate data memory left with result in ACC Rotate data memory left Rotate data memory left through carry with result in ACC Rotate data memory left through carry                                                                                                                                             | 1<br>1(1)<br>1<br>1(1)<br>1<br>1(1)<br>1<br>1(1)                   | None<br>None<br>C<br>C<br>None<br>None<br>C                                                                                                 |
| Data Move                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                    |                                                                                                                                             |
| MOV A,[m]<br>MOV [m],A<br>MOV A,x                                                                           | Move data memory to ACC Move ACC to data memory Move immediate data to ACC                                                                                                                                                                                                                                                                                                                                                                                                          | 1<br>1 <sup>(1)</sup><br>1                                         | None<br>None<br>None                                                                                                                        |
| Bit Operation                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                    |                                                                                                                                             |
| CLR [m].i<br>SET [m].i                                                                                      | Clear bit of data memory<br>Set bit of data memory                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 <sup>(1)</sup><br>1 <sup>(1)</sup>                               | None<br>None                                                                                                                                |



| Mnemonic      | Description                                              | Instruction<br>Cycle | Flag<br>Affected                      |
|---------------|----------------------------------------------------------|----------------------|---------------------------------------|
| Branch        |                                                          |                      |                                       |
| JMP addr      | Jump unconditionally                                     | 2                    | None                                  |
| SZ [m]        | Skip if data memory is zero                              | 1 <sup>(2)</sup>     | None                                  |
| SZA [m]       | Skip if data memory is zero with data movement to ACC    | 1 <sup>(2)</sup>     | None                                  |
| SZ [m].i      | Skip if bit i of data memory is zero                     | 1 <sup>(2)</sup>     | None                                  |
| SNZ [m].i     | Skip if bit i of data memory is not zero                 | 1 <sup>(2)</sup>     | None                                  |
| SIZ [m]       | Skip if increment data memory is zero                    | 1 <sup>(3)</sup>     | None                                  |
| SDZ [m]       | Skip if decrement data memory is zero                    | 1 <sup>(3)</sup>     | None                                  |
| SIZA [m]      | Skip if increment data memory is zero with result in ACC | 1 <sup>(2)</sup>     | None                                  |
| SDZA [m]      | Skip if decrement data memory is zero with result in ACC | 1 <sup>(2)</sup>     | None                                  |
| CALL addr     | Subroutine call                                          | 2                    | None                                  |
| RET           | Return from subroutine                                   | 2                    | None                                  |
| RET A,x       | Return from subroutine and load immediate data to ACC    | 2                    | None                                  |
| RETI          | Return from interrupt                                    | 2                    | None                                  |
| Table Read    |                                                          |                      |                                       |
| TABRDC [m]    | Read ROM code (current page) to data memory and TBLH     | 2 <sup>(1)</sup>     | None                                  |
| TABRDL [m]    | Read ROM code (last page) to data memory and TBLH        | 2 <sup>(1)</sup>     | None                                  |
| Miscellaneous | 5                                                        |                      |                                       |
| NOP           | No operation                                             | 1                    | None                                  |
| CLR [m]       | Clear data memory                                        | 1 <sup>(1)</sup>     | None                                  |
| SET [m]       | Set data memory                                          | 1 <sup>(1)</sup>     | None                                  |
| CLR WDT       | Clear Watchdog Timer                                     | 1                    | TO,PDF                                |
| CLR WDT1      | Pre-clear Watchdog Timer                                 | 1                    | TO <sup>(4)</sup> ,PDF <sup>(4)</sup> |
| CLR WDT2      | Pre-clear Watchdog Timer                                 | 1                    | TO <sup>(4)</sup> ,PDF <sup>(4)</sup> |
| SWAP [m]      | Swap nibbles of data memory                              | 1 <sup>(1)</sup>     | None                                  |
| SWAPA [m]     | Swap nibbles of data memory with result in ACC           | 1                    | None                                  |
| HALT          | Enter power down mode                                    | 1                    | TO,PDF                                |

Note: x: Immediate data

m: Data memory address

A: Accumulator

i: 0~7 number of bits

addr: Program memory address

- $\sqrt{:}$  Flag is affected
- -: Flag is not affected
- <sup>(1)</sup>: If a loading to the PCL register occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks).
- (2): If a skipping to the next instruction occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks). Otherwise the original instruction cycle is unchanged.
- (3): (1) and (2)
- (4): The flags may be affected by the execution status. If the Watchdog Timer is cleared by executing the CLR WDT1 or CLR WDT2 instruction, the TO and PDF are cleared. Otherwise the TO and PDF flags remain unchanged.



## **Instruction Definition**

ADC A,[m] Add data memory and carry to the accumulator

Description The contents of the specified data memory, accumulator and the carry flag are added si-

multaneously, leaving the result in the accumulator.

Operation  $ACC \leftarrow ACC+[m]+C$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | √  | √ | √  | √ |

ADCM A,[m] Add the accumulator and carry to data memory

Description The contents of the specified data memory, accumulator and the carry flag are added si-

multaneously, leaving the result in the specified data memory.

Operation  $[m] \leftarrow ACC+[m]+C$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC       | С |
|----|-----|----|---|----------|---|
| _  | _   | V  | √ | <b>V</b> | √ |

ADD A,[m] Add data memory to the accumulator

Description The contents of the specified data memory and the accumulator are added. The result is

stored in the accumulator.

Operation  $ACC \leftarrow ACC+[m]$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | √  | √ | √  | √ |

ADD A,x Add immediate data to the accumulator

Description The contents of the accumulator and the specified data are added, leaving the result in the

accumulator.

Operation  $ACC \leftarrow ACC+x$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC        | С |
|----|-----|----|---|-----------|---|
| _  | _   | √  | √ | $\sqrt{}$ | √ |

ADDM A,[m] Add the accumulator to the data memory

Description The contents of the specified data memory and the accumulator are added. The result is

stored in the data memory.

Operation  $[m] \leftarrow ACC+[m]$ 

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | √  | √ | √  | √ |



AND A,[m] Logical AND accumulator with data memory

Description Data in the accumulator and the specified data memory perform a bitwise logical\_AND op-

eration. The result is stored in the accumulator.

Operation  $ACC \leftarrow ACC \ "AND" \ [m]$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   |    | √ | _  | _ |

AND A,x Logical AND immediate data to the accumulator

Description Data in the accumulator and the specified data perform a bitwise logical AND operation.

The result is stored in the accumulator.

Operation  $ACC \leftarrow ACC "AND" x$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   |    | √ | _  | _ |

ANDM A,[m] Logical AND data memory with the accumulator

Description Data in the specified data memory and the accumulator perform a bitwise logical\_AND op-

eration. The result is stored in the data memory.

Operation  $[m] \leftarrow ACC "AND" [m]$ 

Affected flag(s)

| то | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | √ | _  | _ |

CALL addr Subroutine call

Description The instruction unconditionally calls a subroutine located at the indicated address. The

program counter increments once to obtain the address of the next instruction, and pushes this onto the stack. The indicated address is then loaded. Program execution continues

with the instruction at this address.

Operation Stack ← Program Counter+1

Program Counter  $\leftarrow$  addr

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |

CLR [m] Clear data memory

Description The contents of the specified data memory are cleared to 0.

Operation  $[m] \leftarrow 00H$ 

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  |     | _  | _ | _  | _ |



CLR [m].i Clear bit of data memory

Description The bit i of the specified data memory is cleared to 0.

Operation [m].i  $\leftarrow$  0

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |

CLR WDT Clear Watchdog Timer

Description The WDT is cleared (clears the WDT). The power down bit (PDF) and time-out bit (TO) are

cleared.

Operation  $WDT \leftarrow 00H$ 

PDF and TO  $\leftarrow$  0

Affected flag(s)

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| 0  | 0   | _  | _ |    | _ |

CLR WDT1 Preclear Watchdog Timer

Description Together with CLR WDT2, clears the WDT. PDF and TO are also cleared. Only execution

of this instruction without the other preclear instruction just sets the indicated flag which implies this instruction has been executed and the TO and PDF flags remain unchanged.

Operation WDT  $\leftarrow$  00H\*

PDF and TO  $\leftarrow$  0\*

Affected flag(s)

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| 0* | 0*  | _  | _ |    |   |

CLR WDT2 Preclear Watchdog Timer

Description Together with CLR WDT1, clears the WDT. PDF and TO are also cleared. Only execution

of this instruction without the other preclear instruction, sets the indicated flag which implies this instruction has been executed and the TO and PDF flags remain unchanged.

Operation WDT ← 00H\*

PDF and TO ← 0\*

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| 0* | 0*  | _  | _ | _  | _ |

CPL [m] Complement data memory

Description Each bit of the specified data memory is logically complemented (1's complement). Bits

which previously contained a 1 are changed to 0 and vice-versa.

Operation  $[m] \leftarrow \overline{[m]}$ 

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | √ | _  | _ |



CPLA [m] Complement data memory and place result in the accumulator

Description Each bit of the specified data memory is logically complemented (1's complement). Bits

which previously contained a 1 are changed to 0 and vice-versa. The complemented result is stored in the accumulator and the contents of the data memory remain unchanged.

Operation  $ACC \leftarrow [\overline{m}]$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   |    | √ |    | _ |

DAA [m] Decimal-Adjust accumulator for addition

Description The accumulator value is adjusted to the BCD (Binary Coded Decimal) code. The accumulator value is adjusted to the BCD (Binary Coded Decimal) code.

lator is divided into two nibbles. Each nibble is adjusted to the BCD code and an internal carry (AC1) will be done if the low nibble of the accumulator is greater than 9. The BCD adjustment is done by adding 6 to the original value if the original value is greater than 9 or a carry (AC or C) is set; otherwise the original value remains unchanged. The result is stored

in the data memory and only the carry flag (C) may be affected.

Operation If ACC.3~ACC.0 >9 or AC=1

then [m].3~[m].0  $\leftarrow$  (ACC.3~ACC.0)+6, AC1= $\overline{AC}$  else [m].3~[m].0  $\leftarrow$  (ACC.3~ACC.0), AC1=0

and

If ACC.7~ACC.4+AC1 >9 or C=1

then [m].7~[m].4  $\leftarrow$  ACC.7~ACC.4+6+AC1,C=1 else [m].7~[m].4  $\leftarrow$  ACC.7~ACC.4+AC1,C=C

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | √ |

**DEC [m]** Decrement data memory

Description Data in the specified data memory is decremented by 1.

Operation  $[m] \leftarrow [m]-1$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | √ | _  | _ |

**DECA [m]** Decrement data memory and place result in the accumulator

Description Data in the specified data memory is decremented by 1, leaving the result in the accumula-

tor. The contents of the data memory remain unchanged.

Operation  $ACC \leftarrow [m]{-}1$ 

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   |    | √ | _  | _ |



**HALT** Enter power down mode

Description This instruction stops program execution and turns off the system clock. The contents of

the RAM and registers are retained. The WDT and prescaler are cleared. The power down

bit (PDF) is set and the WDT time-out bit (TO) is cleared.

 $Operation \qquad \qquad Program \ Counter \leftarrow Program \ Counter + 1$ 

 $PDF \leftarrow 1$  $TO \leftarrow 0$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| 0  | 1   | _  | _ | _  | _ |

INC [m] Increment data memory

Description Data in the specified data memory is incremented by 1

Operation  $[m] \leftarrow [m]+1$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | _  | √ | _  | _ |

INCA [m] Increment data memory and place result in the accumulator

Description Data in the specified data memory is incremented by 1, leaving the result in the accumula-

tor. The contents of the data memory remain unchanged.

Operation  $ACC \leftarrow [m]+1$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | _  | √ | _  | _ |

JMP addr Directly jump

Description The program counter are replaced with the directly-specified address unconditionally, and

control is passed to this destination.

Operation Program Counter ←addr

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ |    | _ |

MOV A,[m] Move data memory to the accumulator

Description The contents of the specified data memory are copied to the accumulator.

Operation  $ACC \leftarrow [m]$ 

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   |    | _ |    | _ |



MOV A,x Move immediate data to the accumulator

Description The 8-bit data specified by the code is loaded into the accumulator.

Operation  $ACC \leftarrow x$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |

MOV [m],A Move the accumulator to data memory

Description The contents of the accumulator are copied to the specified data memory (one of the data

memories).

Operation  $[m] \leftarrow ACC$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | _  | _ | _  | _ |

NOP No operation

Description No operation is performed. Execution continues with the next instruction.

Operation Program Counter ← Program Counter+1

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  |     | _  | _ | _  | _ |

OR A,[m] Logical OR accumulator with data memory

Description Data in the accumulator and the specified data memory (one of the data memories) per-

form a bitwise  $logical\_OR$  operation. The result is stored in the accumulator.

Operation  $ACC \leftarrow ACC "OR" [m]$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | √ | _  | _ |

OR A,x Logical OR immediate data to the accumulator

Description Data in the accumulator and the specified data perform a bitwise logical\_OR operation.

The result is stored in the accumulator.

Operation  $ACC \leftarrow ACC "OR" x$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | √ | _  | _ |

ORM A,[m] Logical OR data memory with the accumulator

Description Data in the data memory (one of the data memories) and the accumulator perform a

bitwise logical\_OR operation. The result is stored in the data memory.

Operation  $[m] \leftarrow ACC "OR" [m]$ 

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   |    | √ |    | _ |



**RET** Return from subroutine

Description The program counter is restored from the stack. This is a 2-cycle instruction.

Operation Program Counter ← Stack

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |

**RET A,x** Return and place immediate data in the accumulator

Description The program counter is restored from the stack and the accumulator loaded with the speci-

fied 8-bit immediate data.

 $\mathsf{ACC} \leftarrow \mathsf{x}$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    |     | _  | _ |    | _ |

RETI Return from interrupt

Description The program counter is restored from the stack, and interrupts are enabled by setting the

EMI bit. EMI is the enable master (global) interrupt bit.

Operation Program Counter ← Stack

 $EMI \leftarrow 1$ 

Affected flag(s)

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | _  | _ | _  | _ |

RL [m] Rotate data memory left

Description The contents of the specified data memory are rotated 1 bit left with bit 7 rotated into bit 0.

Operation [m].(i+1)  $\leftarrow$  [m].i; [m].i:bit i of the data memory (i=0 $\sim$ 6)

 $[m].0 \leftarrow [m].7$ 

Affected flag(s)

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   |    |   | _  | _ |

RLA [m] Rotate data memory left and place result in the accumulator

Description Data in the specified data memory is rotated 1 bit left with bit 7 rotated into bit 0, leaving the

rotated result in the accumulator. The contents of the data memory remain unchanged.

Operation  $ACC.(i+1) \leftarrow [m].i; [m].i: bit \ i \ of \ the \ data \ memory \ (i=0~6)$ 

 $ACC.0 \leftarrow [m].7$ 

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | _  | _ | _  | _ |



RLC [m] Rotate data memory left through carry

Description The contents of the specified data memory and the carry flag are rotated 1 bit left. Bit 7 re-

places the carry bit; the original carry flag is rotated into the bit 0 position.

Operation  $[m].(i+1) \leftarrow [m].i; [m].i:bit\ i\ of\ the\ data\ memory\ (i=0\sim6)$ 

 $[m].0 \leftarrow C$  $C \leftarrow [m].7$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  |     |    | _ |    | √ |

RLCA [m] Rotate left through carry and place result in the accumulator

Description Data in the specified data memory and the carry flag are rotated 1 bit left. Bit 7 replaces the

carry bit and the original carry flag is rotated into bit 0 position. The rotated result is stored

in the accumulator but the contents of the data memory remain unchanged.

Operation  $ACC.(i+1) \leftarrow [m].i; [m].i: bit \ i \ of \ the \ data \ memory \ (i=0~6)$ 

 $\begin{array}{c} \mathsf{ACC.0} \leftarrow \mathsf{C} \\ \mathsf{C} \ \leftarrow [\mathsf{m}].7 \end{array}$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | √ |

RR [m] Rotate data memory right

Description The contents of the specified data memory are rotated 1 bit right with bit 0 rotated to bit 7.

Operation [m].i  $\leftarrow$  [m].(i+1); [m].i:bit i of the data memory (i=0~6)

 $[m].7 \leftarrow [m].0$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |

RRA [m] Rotate right and place result in the accumulator

Description Data in the specified data memory is rotated 1 bit right with bit 0 rotated into bit 7, leaving

the rotated result in the accumulator. The contents of the data memory remain unchanged.

Operation ACC.(i)  $\leftarrow$  [m].(i+1); [m].i:bit i of the data memory (i=0~6)

 $ACC.7 \leftarrow [m].0$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | _  | _ | _  | _ |

RRC [m] Rotate data memory right through carry

Description The contents of the specified data memory and the carry flag are together rotated 1 bit

right. Bit 0 replaces the carry bit; the original carry flag is rotated into the bit 7 position.

Operation  $[m].i \leftarrow [m].(i+1); [m].i:bit\ i\ of\ the\ data\ memory\ (i=0~6)$ 

 $[m].7 \leftarrow C \\ C \leftarrow [m].0$ 

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | √ |



RRCA [m] Rotate right through carry and place result in the accumulator

Description Data of the specified data memory and the carry flag are rotated 1 bit right. Bit 0 replaces

the carry bit and the original carry flag is rotated into the bit 7 position. The rotated result is

stored in the accumulator. The contents of the data memory remain unchanged.

Operation ACC.i  $\leftarrow$  [m].(i+1); [m].i:bit i of the data memory (i=0~6)

 $\begin{array}{c} ACC.7 \leftarrow C \\ C \leftarrow [m].0 \end{array}$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | √ |

SBC A,[m] Subtract data memory and carry from the accumulator

Description The contents of the specified data memory and the complement of the carry flag are sub-

tracted from the accumulator, leaving the result in the accumulator.

Operation  $ACC \leftarrow ACC+[m]+C$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | √  | √ | √  | √ |

SBCM A,[m] Subtract data memory and carry from the accumulator

Description The contents of the specified data memory and the complement of the carry flag are sub-

tracted from the accumulator, leaving the result in the data memory.

Operation  $[m] \leftarrow ACC + \overline{[m]} + C$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | √  | √ | √  | √ |

SDZ [m] Skip if decrement data memory is 0

Description The contents of the specified data memory are decremented by 1. If the result is 0, the next

instruction is skipped. If the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruc-

tion (2 cycles). Otherwise proceed with the next instruction (1 cycle).

Operation Skip if ([m]-1)=0,  $[m] \leftarrow ([m]-1)$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | _  | _ | _  | _ |

SDZA [m] Decrement data memory and place result in ACC, skip if 0

Description The contents of the specified data memory are decremented by 1. If the result is 0, the next

instruction is skipped. The result is stored in the accumulator but the data memory remains unchanged. If the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cy-

cles). Otherwise proceed with the next instruction (1 cycle).

Operation Skip if ([m]-1)=0, ACC  $\leftarrow$  ([m]-1)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  |     | _  | _ | _  | _ |



SET [m] Set data memory

Description Each bit of the specified data memory is set to 1.

Operation  $[m] \leftarrow FFH$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   |    | _ | _  | _ |

SET [m]. i Set bit of data memory

Description Bit i of the specified data memory is set to 1.

Operation [m].i  $\leftarrow$  1

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   | _  | _ | _  | _ |

SIZ [m] Skip if increment data memory is 0

Description The contents of the specified data memory are incremented by 1. If the result is 0, the fol-

lowing instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed with

the next instruction (1 cycle).

Operation Skip if ([m]+1)=0,  $[m] \leftarrow ([m]+1)$ 

Affected flag(s)

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   |    |   | _  | _ |

SIZA [m] Increment data memory and place result in ACC, skip if 0

Description The contents of the specified data memory are incremented by 1. If the result is 0, the next

instruction is skipped and the result is stored in the accumulator. The data memory remains unchanged. If the result is 0, the following instruction, fetched during the current instruction, is discarded and a dummy cycle is replaced to get the proper

instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).

Operation Skip if ([m]+1)=0, ACC  $\leftarrow ([m]+1)$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |

**SNZ** [m].i Skip if bit i of the data memory is not 0

Description If bit i of the specified data memory is not 0, the next instruction is skipped. If bit i of the data

memory is not 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Other-

wise proceed with the next instruction (1 cycle).

Operation Skip if [m].i≠0

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |



**SUB A,[m]** Subtract data memory from the accumulator

Description The specified data memory is subtracted from the contents of the accumulator, leaving the

result in the accumulator.

Operation  $ACC \leftarrow ACC+[m]+1$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | √  | √ | √  | √ |

SUBM A,[m] Subtract data memory from the accumulator

Description The specified data memory is subtracted from the contents of the accumulator, leaving the

result in the data memory.

Operation  $[m] \leftarrow ACC + [\overline{m}] + 1$ 

Affected flag(s)

| ТО | PDF | OV        | Z | AC | С |
|----|-----|-----------|---|----|---|
| _  |     | $\sqrt{}$ | √ | √  | √ |

SUB A,x Subtract immediate data from the accumulator

Description The immediate data specified by the code is subtracted from the contents of the accumula-

tor, leaving the result in the accumulator.

Operation  $ACC \leftarrow ACC + x + 1$ 

Affected flag(s)

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | 1   | √  | √ | √  | √ |

**SWAP [m]** Swap nibbles within the data memory

Description The low-order and high-order nibbles of the specified data memory (1 of the data memo-

ries) are interchanged.

Operation [m].3~[m].0  $\leftrightarrow$  [m].7~[m].4

Affected flag(s)

| то | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |

**SWAPA [m]** Swap data memory and place result in the accumulator

Description The low-order and high-order nibbles of the specified data memory are interchanged, writ-

ing the result to the accumulator. The contents of the data memory remain unchanged.

Operation ACC.3~ACC.0  $\leftarrow$  [m].7~[m].4

 $ACC.7 \text{--}ACC.4 \leftarrow [m].3 \text{--}[m].0$ 

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    | _   |    | _ | _  | _ |



SZ [m] Skip if data memory is 0

Description If the contents of the specified data memory are 0, the following instruction, fetched during

the current instruction execution, is discarded and a dummy cycle is replaced to get the

proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).

Operation Skip if [m]=0

Affected flag(s)

| то | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    |     |    | _ | _  | _ |

**SZA [m]** Move data memory to ACC, skip if 0

Description The contents of the specified data memory are copied to the accumulator. If the contents is

0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed

with the next instruction (1 cycle).

Operation Skip if [m]=0

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  |     | _  | _ | _  | _ |

SZ [m].i Skip if bit i of the data memory is 0

Description If bit i of the specified data memory is 0, the following instruction, fetched during the current

instruction execution, is discarded and a dummy cycle is replaced to get the proper instruc-

tion (2 cycles). Otherwise proceed with the next instruction (1 cycle).

Operation Skip if [m].i=0

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  |   | _  | _ |

TABRDC [m] Move the ROM code (current page) to TBLH and data memory

Description The low byte of ROM code (current page) addressed by the table pointer (TBLP) is moved

to the specified data memory and the high byte transferred to TBLH directly.

 $\text{Operation} \qquad \qquad [m] \leftarrow \text{ROM code (low byte)}$ 

TBLH ← ROM code (high byte)

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | _ | _  | _ |

TABRDL [m] Move the ROM code (last page) to TBLH and data memory

Description The low byte of ROM code (last page) addressed by the table pointer (TBLP) is moved to

the data memory and the high byte transferred to TBLH directly.

Operation  $[m] \leftarrow ROM \text{ code (low byte)}$ 

TBLH ← ROM code (high byte)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   |    | _ | _  | _ |



XOR A,[m] Logical XOR accumulator with data memory

Description Data in the accumulator and the indicated data memory perform a bitwise logical Exclu-

sive\_OR operation and the result is stored in the accumulator.

Operation  $ACC \leftarrow ACC "XOR" [m]$ 

Affected flag(s)

| TO | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  |     | _  | √ | _  | _ |

XORM A,[m] Logical XOR data memory with the accumulator

Description Data in the indicated data memory and the accumulator perform a bitwise logical Exclu-

sive\_OR operation. The result is stored in the data memory. The 0 flag is affected.

Operation  $[m] \leftarrow ACC "XOR" [m]$ 

Affected flag(s)

| ТО | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
|    |     |    | √ | _  | _ |

XOR A,x Logical XOR immediate data to the accumulator

Description Data in the accumulator and the specified data perform a bitwise logical Exclusive\_OR op-

eration. The result is stored in the accumulator. The 0 flag is affected.

Operation  $ACC \leftarrow ACC "XOR" x$ 

| то | PDF | OV | Z | AC | С |
|----|-----|----|---|----|---|
| _  | _   | _  | √ | _  | _ |



# Package Information

## 24-pin SKDIP (300mil) Outline Dimensions







| Sumb al | Dimensions in mil |      |      |  |  |
|---------|-------------------|------|------|--|--|
| Symbol  | Min.              | Nom. | Max. |  |  |
| A       | 1235              | _    | 1265 |  |  |
| В       | 255               | _    | 265  |  |  |
| С       | 125               | _    | 135  |  |  |
| D       | 125               | _    | 145  |  |  |
| E       | 16                | _    | 20   |  |  |
| F       | 50                | _    | 70   |  |  |
| G       | _                 | 100  | _    |  |  |
| Н       | 295               | _    | 315  |  |  |
| I       | 345               | _    | 360  |  |  |
| α       | 0°                | _    | 15°  |  |  |

Rev. 1.00 41 November 1, 2005



## 24-pin SOP (300mil) Outline Dimensions







| Countries al | Dimensions in mil |      |      |  |
|--------------|-------------------|------|------|--|
| Symbol       | Min.              | Nom. | Max. |  |
| Α            | 394               | _    | 419  |  |
| В            | 290               | _    | 300  |  |
| С            | 14                | _    | 20   |  |
| C'           | 590               | _    | 614  |  |
| D            | 92                | _    | 104  |  |
| E            | _                 | 50   | _    |  |
| F            | 4                 | _    | _    |  |
| G            | 32                | _    | 38   |  |
| Н            | 4                 | _    | 12   |  |
| α            | 0°                | _    | 10°  |  |



# **Product Tape and Reel Specifications**

## **Reel Dimensions**



SOP 24W

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| Α      | Reel Outer Diameter   | 330±1.0          |
| В      | Reel Inner Diameter   | 62±1.5           |
| С      | Spindle Hole Diameter | 13.0+0.5<br>-0.2 |
| D      | Key Slit Width        | 2.0±0.5          |
| T1     | Space Between Flange  | 24.8+0.3<br>-0.2 |
| T2     | Reel Thickness        | 30.2±0.2         |

Rev. 1.00 43 November 1, 2005



## **Carrier Tape Dimensions**



## SOP 24W

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 24.0±0.3         |
| Р      | Cavity Pitch                             | 12.0±0.1         |
| E      | Perforation Position                     | 1.75±0.1         |
| F      | Cavity to Perforation (Width Direction)  | 11.5±0.1         |
| D      | Perforation Diameter                     | 1.55+0.1         |
| D1     | Cavity Hole Diameter                     | 1.5+0.25         |
| P0     | Perforation Pitch                        | 4.0±0.1          |
| P1     | Cavity to Perforation (Length Direction) | 2.0±0.1          |
| A0     | Cavity Length                            | 10.9±0.1         |
| В0     | Cavity Width                             | 15.9±0.1         |
| K0     | Cavity Depth                             | 3.1±0.1          |
| t      | Carrier Tape Thickness                   | 0.35±0.05        |
| С      | Cover Tape Width                         | 21.3             |



#### Holtek Semiconductor Inc. (Headquarters)

No.3, Creation Rd. II, Science Park, Hsinchu, Taiwan

Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

## Holtek Semiconductor Inc. (Taipei Sales Office)

4F-2, No. 3-2, YuanQu St., Nankang Software Park, Taipei 115, Taiwan

Tel: 886-2-2655-7070 Fax: 886-2-2655-7373

Fax: 886-2-2655-7383 (International sales hotline)

## Holtek Semiconductor Inc. (Shanghai Sales Office)

7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China 200233

Tel: 021-6485-5560 Fax: 021-6485-0313 http://www.holtek.com.cn

## Holtek Semiconductor Inc. (Shenzhen Sales Office)

43F, SEG Plaza, Shen Nan Zhong Road, Shenzhen, China 518031 Tel: 0755-8346-5589

Fax: 0755-8346-5590 ISDN: 0755-8346-5591

### Holtek Semiconductor Inc. (Beijing Sales Office)

Suite 1721, Jinyu Tower, A129 West Xuan Wu Men Street, Xicheng District, Beijing, China 100031

Tel: 010-6641-0030, 6641-7751, 6641-7752

Fax: 010-6641-0125

## Holmate Semiconductor, Inc. (North America Sales Office)

46712 Fremont Blvd., Fremont, CA 94538

Tel: 510-252-9880 Fax: 510-252-9885 http://www.holmate.com

## Copyright © 2005 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.

Rev. 1.00 45 November 1, 2005