# Optical Comparator Array Type OPR5011 ## **Features** - · Precise active area location - Surface mountable - TTL compatible output - Wide supply voltage range - Wide operating temperature range ## **Description** The OPR5011 is a hybrid sensor array consisting of three channels of the Optek OPC8332 Differential Optical Comparator, ("TRI-DOC") IC. The single chip construction ensures very tight dimensional tolerances between active areas. Specifically designed for high-speed/high resolution encoder applications, the open collector output switches based on the comparison of input photodiode's light current levels. Logarithmic amplification of the input signals makes possible operation over a wide range of light levels. The packages are surface mountable and made from a custom opaque polyimide which shields the active devices from stray light. The high temperature laminate can withstand multiple exposures to the most demanding soldering conditions. Wrap around contacts are gold plated for exceptional storage and wetting characteristics. # **Absolute Maximum Ratings** (T<sub>A</sub> = 25° C unless otherwise noted) | Storage Temperature | | <br>-40 | ٥ ( | C to | 0 +1 | 00° C | |-----------------------------------------------------------|--|---------|-----|------|------|--------| | Operating Temperature | | <br>-40 | ۰ ( | C to | o +1 | 00° C | | Supply Voltage | | <br> | | | | . 24 V | | Output Voltage | | <br> | | | | . 24 V | | Output Current | | <br> | | | `1 | l4 mA | | Power Dissipation | | <br> | | | . 50 | 0 mW | | Soldering Temperature (Vapor Phase Reflow for 30 seconds) | | <br> | | | 2 | 235° C | | | | | | | | | ## **Replaces** OPR5003B OPR5010 #### **OPC8332 Block Diagram** # Type OPR5011 Electrical Characteristics (T<sub>A</sub> = 25° C unless otherwise noted) | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS | NOTES | |------------------|---------------------------|-----|------|-----|-------|---------------------------------------------------|-------| | lcc | Supply Current | | 9 | 20 | mA | VCC = 24 V | | | V <sub>OL</sub> | Low Level Output Voltage | | 0.3 | 0.4 | V | I <sub>OL</sub> = 14 mA, VCC = 4.5 V | 2 | | Іон | High Level Output Current | | 0.1 | 1.0 | μΑ | V <sub>CC</sub> = V <sub>O</sub> = 20.0 V | 3 | | OPT-HYS | Optical Hysteresis | | 40.0 | | % | Vcc = 5.0 V, loL = 1.0 mA | 4, 7 | | OPT-OFF | Optical Offset | -40 | 10 | +40 | % | $V_{CC} = 5.0 \text{ V}, I_{OL} = 1.0 \text{ mA}$ | 4, 7 | | f <sub>max</sub> | Frequency Response | | 1.0 | | MHz | Vcc = 5.0 V | 5 | | t <sub>lh</sub> | Output Rise Time | | 1.0 | | μs | | 6 | | t <sub>hl</sub> | Output Fall Time | | 300 | | ns | | | #### NOTES: - 1. Pin (+) = 1.2 $\mu$ W and Pin (-) = 0.8 $\mu$ W. - 2. Pin (+) = 100.0 nW and Pin (-) = 1.0 $\mu$ W. - 3. Pin (+) = 1.0 $\mu$ W and Pin (-) 100.0 nW. - 4. Pin (-) held at 1.0 $\mu$ W while Pin (+) is ramped from 0.5 $\mu$ W to 1.5 $\mu$ W and back to 0.5 $\mu$ W. - 5. Pin (+) modulated from 1.0 μW to 2.0 μW. Pin (-) modulated from 1.0 μW to 2.0 μW with phase shifted 180° with respect to Pin (+). Use 100 kΩ trimpot to set the output signal to 50% duty cycle for maximum operating frequency. - 6. Measured between 10% and 90% ponts. - 7. Optical Hysteresis and Optical Offset are found by placing 1.0 μW of light on the inverting photodiode and ramping the light intensity of the noninverting input from .5 μW up to 1.5 μW and back down. This will produce two trigger points, an upper trigger point and lower trigger point. These points are used to calculate the optical hysteresis and offset. These are defined as: #### Where: P in (-) = Light level incident upon the "-" photodiode on the IC chip (Pin (-) = 1.0 $\mu$ W). P rise = Value of light power level incident upon the "+" photodiode that is required to switch the digital output when the light level is an increasing level (rising edge). P fall = Value of light power level incident upon the "+" photodiode that is required to switch the digital output when the light level is a decreasing level (falling edge). #### NOTES: 1. The 74LS04 is recommended as a means of isolating the "DOC" comparator circuitry from transients induced by inductive and capacitive loads. 2. It is recommended that a decoupling capacitor be placed as close as possible to the device.