### **General Description** The AAT2603 is a highly integrated power management solution for handheld mobile systems. It provides six regulated voltages from a single-cell Lithium-ion/polymer battery or a 5V supply. The six outputs are produced by six regulators; two switching step-down regulators and four low-dropout (LDO) regulators. Each voltage regulator has its own independent enable pin. The high efficiency step-down regulators are fully integrated and switch at a high 1.5 MHz fixed frequency. They automatically transition to variable frequency operation at light loads for improved efficiency. DC-DC1 (Buck1) is designed for high output current and low dropout voltage (200mV at 1.2A). DC-DC2 (Buck2) is a 600mA regulator with a two step dynamic output voltage capability. One option allows the output voltage of DC-DC2 (Buck2) to be set to either 1.0V or 1.3V with the SELB2 logic pin. LDO regulators LDO1 and LDO2 can supply up to 400mA of load current with output voltages adjustable down to 1.5V. LDO regulators LDO3 and LDO4 can supply up to 200mA of current and provide good noise and power supply rejection. LDO3 and LDO4 have output voltages externally adjustable down to 1.2V. The AAT2603 is available in a Pb-free thermally enhanced 28-pin TQFN44 package and is rated for operation over the -40°C to +85°C temperature range. #### **Features** - V<sub>IN</sub> Range: 2.7V to 5.5V - Two Step-Down Regulators - DC-DC1(Buck1): 1.2A, Low Dropout Voltage - Externally Adjustable: V<sub>FBB1</sub> = 0.6V - V<sub>OUT</sub> Range: 0.6V to V<sub>INB1</sub> - Fixed: $V_{OUT} = 3.3V$ - Factory Programmable to any Two Voltage Levels from 0.6V to 4.0V - DC-DC2(Buck2): 0.6A, Low Dropout Voltage - Externally Adjustable: V<sub>FBB2</sub> = 0.6V - V<sub>OUT</sub> Range: 0.6V to V<sub>INB2</sub> - Fixed: $V_{OUT} = 1.0V[SELB2='0']/1.3V[SELB2='1']$ - Factory Programmable to any Two Voltage Levels from 0.6V to 4.0V - Fixed 1.5MHz Switching Frequency - Internally Compensated Current Mode Control - High Efficiency over the Entire Load Range - Four LDO Regulators - LD01: 400mA LD0 - LDO2: 400mA LDO - LDO3: 200mA, Low Noise LDO - LDO4: 200mA, Low Noise LDO - Fast Turn-On and Turn-Off time - Short Circuit and Over-Current Protection - Over-Temperature Protection - Temperature Range: -40°C to +85°C - TQFN44-28 Package # **Applications** - Handheld GPS - Handheld Instruments - PDAs and Handheld Computers - Portable Media Players - Smart Phones # **Typical Application Circuit** # **Pin Descriptions** | Pin # | Symbol | Function | | | |-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | LX2 | DC-DC2 (Buck2) switching node. Connect the output inductor to LX2. Connected internally to the drains of both high-side and low-side switches. | | | | 2 | ENB2 | DC-DC2 (Buck2) enable input. Active high. | | | | 3 | FBB2 | DC-DC2 (Buck2) feedback input. For externally adjustable versions, connect a resistor divider from Buck2 output to FBB2 to AGND to set the Buck2 output voltage. | | | | 4 | ENL3 | LDO3 enable input. Active high. | | | | 5 | AGND | Analog ground. Connect AGND to PGND1 and PGND2 as close as possible to the device. | | | | 6 | FBL3 | LDO3 feedback input. Connect a resistor divider from OUTL3 to FBL3 to AGND to set the LDO3 output voltage. | | | | 7 | OUTL3 | LDO3 output. Should be closely decoupled to AGND with a 4.7µF or greater capacitor. | | | | 8 | INL34 | LDO3 and LDO4 input. Should be closely decoupled to AGND with a 2.2µF or greater capacitor. | | | | 9 | OUTL4 | LDO4 output. Should be closely decoupled to AGND with a 4.7µF or greater capacitor. | | | | 10 | FBL4 | LDO4 feedback input. Connect a resistor divider from OUTL4 to FBL4 to AGND to set the LDO4 output voltage. | | | | 11 | ENL4 | LDO4 enable input. Active high. | | | | 12 | ВҮР | Reference Bypass. Bypass BYP to AGND with a $0.01\mu F$ or greater capacitor to reduce the LDO1 output noise. | | | | 13 | ENL1 | LDO1 enable input. Active high. | | | | 14 | FBL1 | LDO1 feedback input. Connect a resistor divider from OUTL1 to FBL1 to AGND to set the LDO1 output voltage. | | | | 15 | OUTL1 | LDO1 output. Should be closely decoupled to AGND with a 4.7µF or greater capacitor. | | | | 16 | INL12 | LDO1 and LDO2 input. Should be closely decoupled to AGND with a 2.2µF or greater capacitor. | | | | 17 | OUTL2 | LDO2 output. Should be closely decoupled to AGND with a 4.7µF or greater capacitor. | | | | 18 | FBL2 | LDO2 feedback input. Connect a resistor divider from OUTL2 to FBL2 to AGND to set the LDO2 output voltage. | | | | 19 | ENL2 | LDO2 enable input. Active high. | | | | 20 | AIN | Analog voltage input. AIN is the bias supply for the device. Should be closely decoupled to AGND with a 2.2µF or greater capacitor. | | | | 21 | FBB1 | DC-DC1 (Buck1) feedback input. For externally adjustable versions, connect a resistor divider from Buck1 output to FBB1 to AGND to set the Buck1 output voltage. | | | | 22 | ENB1 | DC-DC1 (Buck1) enable input. Active high. | | | | 23 | SELB2 | Dynamically adjusts the output voltage of DC-DC2 (Buck2) (Logic High=1.3V, Logic Low=1.0V) | | | | 24 | LX1 | DC-DC1 (Buck1) switching node. Connect the output inductor to LX1. Connected internally to the drains of both high-side and low-side switches. | | | | 25 | PGND1 | DC-DC1 (Buck1) power ground. Connected internally to the source of the Buck1 N-channel synchronous rectifier. Connect PGND1 to PGND2 and AGND as close as possible to the device. | | | | 26 | INB1 | DC-DC1 (Buck1) power input. Connected internally to the source of the Buck1 P-channel switch. Should be closely decoupled to PGND1 with a 4.7µF or greater capacitor. | | | | 27 | INB2 | DC-DC2 (Buck2) power input. Connected internally to the source of the Buck2 P-channel switch. Should be closely decoupled to PGND2 with a 4.7µF or greater capacitor. | | | | 28 | PGND2 | DC-DC2 (Buck2) power ground. Connected internally to the source of the Buck2 N-channel synchronous rectifier. Connect PGND2 to PGND1 and AGND as close as possible to the device. | | | | EP | | Exposed paddle (bottom). Connect to ground as close as possible to the device. | | | # **Pin Configuration** ### **Part Number Descriptions** | | Output Voltage <sup>1</sup> | | | | | |-----------------|----------------------------------------|----------------------------------------|----------------------------------------|-------------------------------|--| | Part Number | DC-DC1 (Buck1) | DC-DC2 (Buck2)<br>(SELB2 = Low) | DC-DC2 (Buck2)<br>(SELB2 = High) | LDOs 1-4 | | | AAT2603INJ-1-T1 | Ext. Adj. $(V_{FBB1} = 600 \text{mV})$ | Ext. Adj. $(V_{FBB2} = 600 \text{mV})$ | Ext. Adj. $(V_{FBB2} = 775 \text{mV})$ | Ext. Adj. $(V_{FBLX} = 1.2V)$ | | | AAT2603INJ-2-T1 | 3.3V | 1.0V | 1.3V | Ext. Adj. $(V_{FBLX} = 1.2V)$ | | | AAT2603INJ-3-T1 | Ext. Adj. $(V_{FBB1} = 600 \text{mV})$ | 1.0V | 1.3V | Ext. Adj. $(V_{FBLX} = 1.2V)$ | | # Absolute Maximum Ratings<sup>1</sup> $T_A = 25$ °C unless otherwise noted. | Symbol | Description | Value | Units | |--------|--------------------------------------------------|--------------------------------|-------| | | INBX, INLXX, AIN to AGND | -0.3 to 6.0 | V | | | ENBX, ENLX, FBBX, FBLX, BYP to AGND | -0.3 to V <sub>AIN</sub> +0.3 | V | | | LX1 to PGND1 | -0.3 to V <sub>INB1</sub> +0.3 | V | | | LX2 to PGND2 | -0.3 to V <sub>INB2</sub> +0.3 | V | | | PGNDX to AGND, PGND1 to PGND2 | -0.3 to 0.3 | V | | | Operating Temperature Range | -40 to 150 | °C | | | Storage Temperature Range | -65 to 150 | °C | | | Maximum Soldering Temperature (at leads, 10 sec) | 300 | °C | # **Recommended Operating Conditions** | Symbol | Description | Value | Units | |----------------|---------------------------|-------|-------| | $\theta_{JA}$ | Thermal Resistance | 50 | °C/W | | P <sub>D</sub> | Maximum Power Dissipation | 2 | W | <sup>1.</sup> Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum rating should be applied at any one time. ### **Electrical Characteristics<sup>1</sup>** $V_{AIN} = V_{INB1} = V_{INB2} = V_{INL12} = V_{INL34} = 3.6V$ , $C_{BYP} = 10nF$ , $T_A = -40^{\circ}C$ to 85°C, unless noted otherwise. Typical values are at $T_A = 25^{\circ}C$ . | Symbol | Description | Conditions | Min | Тур | Max | Units | |---------------------------------|--------------------------------|-----------------------------------------------------------------------|-------|-------|------------|-------| | Power Sup | ply | | | | | | | V <sub>IN</sub> | Input Voltage Range | | 2.7 | | 5.5 | V | | Io | Quiescent Current | $V_{ENB1} = V_{ENL3} = 3.6V$ , No Load , $V_{FBB1} = V_{FBL3} = 3.6V$ | | 100 | 200 | μΑ | | $I_{SHDN}$ | Input Shutdown Current | $V_{ENx} = AGND$ | | | 1.0 | μΑ | | - | | V <sub>IN</sub> rising | | | 2.6 | V | | UVLO | Under-Voltage Lockout | V <sub>IN</sub> falling | 1.8 | | | V | | | | Hysteresis | | 250 | | mV | | F <sub>osc</sub> | Oscillator Frequency | | | 1.5 | | MHz | | t <sub>s,BYP</sub> | Bypass Filter Startup Time | $V_{ENB1} = 3.6V$ | | 200 | | μs | | DC-DC1 (B | uck1): 1.2A Step-Down Conver | ter | | | | | | V <sub>OUT_RANGE</sub> | Output Voltage Range | | 0.6 | | $V_{INB1}$ | V | | | Output Valtage Assument | T <sub>A</sub> = 25°C, 20mA Load | -1.5 | | +1.5 | % | | $V_{OUT\_ACC}$ | Output Voltage Accuracy | T <sub>A</sub> = -40°C to 85°C, 20mA Load | -2.5 | | +2.5 | % | | V <sub>OUT TOL</sub> | Output Voltage Tolerance | 0A to 1.2A Load; $V_{IN} = 2.7V$ to 5.5V | -3.0 | | +3.0 | % | | _ | - II I V II A | T <sub>A</sub> = 25°C, 20mA Load | 0.591 | 0.6 | 0.609 | V | | $V_{FBB1\_ACC}$ | Feedback Voltage Accuracy | T <sub>A</sub> = -40°C to 85°C, 20mA Load | 0.585 | 0.6 | 0.615 | V | | $\Delta V_{OUT}/\Delta I_{OUT}$ | Load Regulation | 0A to 1.2A Load | | 0.4 | | % | | $\Delta V_{OUT}/\Delta V_{IN}$ | Line Regulation | $V_{IN} = 2.7V \text{ to } 5.5V$ | | 0.2 | | %/V | | $I_{SHDN}$ | Shutdown Current | $V_{ENB1} = GND$ | | | 1.0 | μA | | I <sub>LX LEAK</sub> | LX Leakage Current | $V_{INB1} = 5.5V$ , $V_{LX1} = 0V$ to $V_{INB1}$ | | | 1.0 | μA | | I <sub>LIM</sub> | P-Channel Current Limit | | | 1.7 | | A | | R <sub>DS(ON)H</sub> | High Side Switch On-Resistance | | | 145 | | mΩ | | R <sub>DS(ON)L</sub> | Low Side Switch On-Resistance | | | 200 | | mΩ | | ts | Start-Up Time | Enable to Output Regulation | | 200 | | μs | | DC-DC2 (B | uck2): 600mA Step-Down Conv | verter | | | | | | V <sub>OUT RANGE</sub> | Output Voltage Range | | 0.6 | | $V_{INB2}$ | V | | ., | 0 | T <sub>A</sub> = 25°C, 20mA Load | -1.5 | | +1.5 | % | | $V_{OUT\_ACC}$ | Output Voltage Accuracy | T <sub>A</sub> = - 40°C to 85°C, 20mA Load | -2.5 | | +2.5 | % | | V <sub>OUT TOL</sub> | Output Voltage Tolerance | 0mA to 600mA Load; $V_{IN} = 2.7V$ to 5.5V | -3.0 | | +3.0 | % | | | Feedback Voltage Accuracy | T <sub>A</sub> = 25°C, 20mA Load | 0.591 | 0.6 | 0.609 | ., | | ., | SELB2 = '0 | T <sub>A</sub> = -40°C to 85°C, 20mA Load | 0.585 | 0.6 | 0.615 | V | | $V_{FBB2\_ACC}$ | Feedback Voltage Accuracy | T <sub>A</sub> = 25°C, 20mA Load | 0.763 | 0.775 | 0.787 | | | | SELB2 = '1' | T <sub>A</sub> = -40°C to 85°C, 20mA Load | 0.756 | 0.775 | 0.794 | V | | $\Delta V_{OUT}/\Delta I_{OUT}$ | Load Regulation | 0mA to 600mA Load | | 0.2 | | % | | $\Delta V_{OUT}/\Delta V_{IN}$ | Line Regulation | $V_{IN} = 2.7V \text{ to } 5.5V$ | | 0.2 | | %/V | | I <sub>SHDN</sub> | Shutdown Current | $V_{ENB2} = GND$ | | | 1.0 | μA | | I <sub>LX LEAK</sub> | LX Leakage Current | $V_{INB2} = 5.5V$ , $V_{LX2} = 0$ to $V_{INB2}$ | | | 1.0 | μA | | I <sub>LIM</sub> | P-Channel Current Limit | | | 1.3 | | A | | R <sub>DS(ON)H</sub> | High Side Switch On-Resistance | | | 230 | | mΩ | | R <sub>DS(ON)L</sub> | Low Side Switch On-Resistance | | | 180 | | mΩ | | t <sub>s</sub> | Start-Up Time | Enable to Output Regulation | | 200 | | μs | <sup>1.</sup> The AAT2603 is guaranteed to meet performance specification from -40°C to +85°C and is assured by design, characterization and correlation with statistical process controls. # **Electrical Characteristics<sup>1</sup>** $V_{AIN} = V_{INB1} = V_{INB2} = V_{INL12} = V_{INL34} = 3.6V$ , $C_{BYP} = 10$ nF, $T_A = -40$ °C to 85°C, unless noted otherwise. Typical values are at $T_A = 25$ °C. | Symbol | Description | Conditions | Min | Тур | Max | Units | | | |-----------------------------------------------|--------------------------------------|-----------------------------------------------------|-------|------|-------------|-------|--|--| | 400mA LDC | 400mA LDO Regulators (LDO1, LDO2) | | | | | | | | | $V_{\text{OUT\_RANGE}}$ | Output Voltage Range | | 1.5 | | $V_{INL12}$ | V | | | | | Feedback Voltage Accuracy | $T_A = 25$ °C, 1mA Load | 1.2 | | 1.218 | V | | | | $V_{FB\_ACC}$ | reedback voltage Accuracy | $T_A = -40$ °C to 85°C, 1mA Load | 1.2 | | 1.23 | V | | | | $V_{FB\_TOL}$ | Feedback Voltage Tolerance | 0mA to 400mA Load, $V_{IN} = 2.7V$ to 5.5V | 1.2 | | 1.236 | V | | | | $\Delta V_{\text{OUT}}/\Delta I_{\text{OUT}}$ | Load Regulation | 1mA to 400mA Load | | 0.3 | | % | | | | $\Delta V_{OUT}/\Delta V_{IN}$ | Line Regulation | $V_{IN} = 3.3V$ to 5.5V, 100mA Load | | 0.08 | | %/V | | | | $I_{OUT(MAX)}$ | Maximum Output Current | | 400 | | | mA | | | | $I_{LIM}$ | Output Current Limit | | | 1000 | | mA | | | | $V_{DO}$ | Dropout Voltage | 400mA Load | | 300 | 500 | mV | | | | PSRR | Power Supply Rejection Ratio | $f < 10KHz$ , $C_{OUTL1,2} = 4.7 \mu F$ , 10mA Load | | 50 | | dB | | | | $t_{s}$ | Start-Up Time | $V_{BYP}$ already enabled; $C_{OUT} = 4.7 \mu F$ | | 200 | | μs | | | | 200mA LDC | Regulators (LDO3, LDO4) | | | | | | | | | $V_{OUT\_RANGE}$ | Output Voltage Range | | 1.2 | | $V_{INL34}$ | V | | | | $V_{\sf FB\ ACC}$ | Feedback Voltage Accuracy | $T_A = 25$ °C, 1mA Load | 1.182 | | 1.218 | V | | | | ▼ FB_ACC | | $T_A = -40$ °C to +85°C, 1mA Load | 1.17 | | 1.23 | V | | | | $V_{FB\_TOL}$ | Feedback Voltage Tolerance | 0mA to 200mA Load, $V_{IN} = 2.7V$ to 5.5V | 1.164 | | 1.236 | V | | | | $\Delta V_{\text{OUT}}/\Delta I_{\text{OUT}}$ | Load Regulation | 0mA to 200mA Load | | 0.2 | | % | | | | $\Delta V_{OUT}/\Delta V_{IN}$ | Line Regulation | $V_{IN} = 3.3V$ to 5.5V, 100mA Load | | 0.02 | | %/V | | | | $I_{OUT(MAX)}$ | Maximum Output Current | | 200 | | | mA | | | | $I_{LIM}$ | Output Current Limit | | | 1500 | | mA | | | | $V_{DO}$ | Dropout Voltage | 200mA Load | | 200 | 350 | mV | | | | PSRR | Power Supply Rejection Ratio | $f < 10KHz$ , $C_{OUTL3,4} = 4.7\mu F$ , 10mA Load | | 50 | | dB | | | | $e_N$ | RMS Output Noise | Power BW: 100~100KHz | | 45 | | μVrms | | | | $t_{s}$ | Start-Up Time | $V_{BYP}$ already enabled; $C_{OUT} = 4.7 \mu F$ | | 200 | | μs | | | | Logic Input | s/Outputs | | | | | | | | | $V_{EN(H)}$ | Input Logic High Voltage | | 1.4 | | | V | | | | V <sub>EN(L)</sub> | Input Logic Low Voltage | | | | 0.4 | V | | | | $I_{EN}$ | Logic Input Current | $V_{EN} = 1.4V^2$ | | | 1.5 | μΑ | | | | Thermal | | | | | | | | | | $T_{SD}$ | Over-Temperature Shutdown Threshold | | | 140 | | °C | | | | T <sub>SD(HYS)</sub> | Over-Temperature Shutdown Hysteresis | | | 15 | | °C | | | <sup>1.</sup> The AAT2603 is guaranteed to meet performance specification from -40°C to +85°C and is assured by design, characterization and correlation with statistical process controls. <sup>2.</sup> The enable pins have internal 1.6M pull-down resistors. ### Typical Characteristics—DC-DC1 (Buck1) Efficiency vs. Output Current Load Regulation (V<sub>OUTB1</sub> = 3.3V; L = 3.3µH) ### Line Regulation Output Voltage Error vs. Temperature # P-Channel $R_{DS(ON)}$ vs. Input Voltage $(V_{OUTB1} = 3.3V)$ Time (100µs/div) # Typical Characteristics—DC-DC1 (Buck1) #### **Load Transient** (V<sub>OUTB1</sub> = 3.3V; V<sub>IN</sub> = 4.2V; I<sub>OUTB1</sub> = 100mA to 1200mA; $C_{FF}$ = 100pF) Time (100µs/div) #### **Load Transient** (V<sub>OUTB1</sub> = 3.3V; V<sub>IN</sub> = 4.2V; I<sub>OUTB1</sub> = 600mA to 1200mA; C<sub>FF</sub> = 100pF) Time (50µs/div) #### Soft-Start Time (100µs/div) #### **Load Transient** (V<sub>OUTB1</sub> = 3.3V; V<sub>IN</sub> = 4.2V; I<sub>OUTB1</sub> = 600mA to 1200mA; C<sub>FF</sub> = 0pF) Time (50µs/div) #### **Line Transient** $(V_{OUTB1} = 3.3V; V_{IN} = 4.2V \text{ to 5V}; I_{OUTB1} = 700\text{mA})$ Time (100µs/div) # Typical Characteristics—DC-DC2 (Buck2) Efficiency vs. Output Current Efficiency vs. Output Current Load Regulation $(V_{OUTB2} = 1.3V; L = 1.5\mu H)$ Load Regulation Line Regulation Line Regulation # Typical Characteristics—DC-DC2 (Buck2) #### **Output Voltage Error vs. Temperature** ### Switching Frequency vs. Input Voltage # P-Channel $R_{DS(ON)}$ vs. Input Voltage $(V_{OUTB2} = 1.3V)$ Load Transient Time (50µs/div) #### Load Transient Time (50µs/div) ### Load Transient Time (20µs/div) # Typical Characteristics—DC-DC2 (Buck2) #### Time (20µs/div) # Time (50µs/div) Time (100µs/div) # Typical Characteristics—LDO1/LDO2 Time (100µs/div) # Typical Characteristics—LDO1/LDO2 Time (200µs/div) Time (20µs/div) Time (500µs/div) # Typical Characteristics—LDO3/LDO4 # Typical Characteristics—LDO3/LDO4 # Load Transient ( $V_{OUTL384} = 2.8V$ ; $V_{IN} = 3.6V$ ; $I_{OUTL384} = 1$ mA to 200mA) Time (100µs/div) #### Time (20µs/div) Time (500µs/div) ### **Functional Block Diagram** # **Functional Description** The AAT2603 is a highly integrated voltage regulating power management unit for mobile handsets or other portable devices. It includes two switch-mode step-down converters (600mA [DC-DC2] and 1.2A [DC-DC1]), and four low-dropout (LDO) regulators (two: 200mA, two: 400mA). It operates from an input voltage between 2.7V and 5.5V making it ideal for lithium-ion or 5V regulated power sources. All six converters have separate enable pins for ease of use. #### **Step-Down Converters** The AAT2603 switch-mode, step-down converters are constant frequency peak current mode PWM converters with internal compensation. The input voltage range is 2.7V to 5.5V. The output voltage range is 0.6V to $V_{\text{IN}}$ . The high 1.5MHz switching frequency allows the use of small external inductor and capacitor. The step-down converters offer soft-start to limit the current surge seen at the input and eliminate output voltage overshoot. The current across the internal P-channel power switch is sensed and turns off when the current exceeds the current limit. Also, thermal protection completely disables switching if internal dissipation becomes excessive, thus protecting the device from damage. The junction over-temperature threshold is 140°C with 15°C of hysteresis. DC-DC1 (Buck1) is designed for a peak continuous output current of 1.2A. The high-side power switch has been designed with a low $R_{\text{DSON}}$ of $145 \text{m}\Omega$ to allow for a minimum dropout voltage of 174 mV at full load current. It was designed to maintain over 90% efficiency at its maximum rated output current load of 1.2A with a 3.3V output. Peak efficiency is above 95%. Buck1 has excellent transient response, load and line regulation. Transient response time is typically less than $20\mu s$ . The peak input current is limited to 1.7A. DC-DC2 (Buck2) is a 600mA step-down regulator designed to dynamically shift between two output voltages by toggling the SELB2 pin. The internal reference voltage of the buck regulator is changed based on the position of the SELB2 pin. Buck2 is designed to maintain over 85% efficiency at its maximum rated output current of 600mA with a 1.2V output. Peak efficiency is above 90%. Buck2 has excellent transient response, load and line regulation. The peak inductor current is limited to 1.3A. The two step-down converters on the AAT2603 have highly flexible output voltage programming capability. The output voltages can be factory programmed to preset output voltages or set by external resistors. The "Part Number Descriptions" table lists the available voltage options for step-down converters Buck1 and Buck2. Option 1 has externally adjustable output voltages for both step-down converters. The dynamic voltage scaling for Buck2 is still useable with external feedback resistors. When SELB2 is in the low position the feedback voltage is compared to a 600mV reference, while when SELB2 is high the reference voltage is 775mV. For most other options, the output voltages of Buck2 are factory programmed. #### **LDO Regulators** The AAT2603 includes four LDO regulators. The regulators operate from the 2.7V to 5.5V input voltage to a regulated output voltage. The LDO regulators have adjustable output voltages set by resistors. Each LDO consumes 50uA of quiescent current. The two 200mA LDO regulators are stable with a small 4.7µF ceramic output capacitor. The low 200mV dropout voltage at 200mA load allows a regulated output voltage approaching the input voltage. Low output noise voltage and high power supply rejection make these regulators ideal for powering noise sensitive circuitry. The two 400mA LDO regulators are stable with a small $4.7\mu F$ ceramic output capacitor. The low 300mV dropout voltage at 400mA load allows a regulated output voltage approaching the input voltage. These LDOs offer high power supply rejection. ### **Application Information** #### DC-DC1/DC-DC2 The step-down converter uses peak current mode control with slope compensation to maintain stability for duty cycles greater than 50%. The output inductor value must be selected so the inductor current down slope meets the internal slope compensation requirements. Table 1 displays suggested inductor values for various output voltages. Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and the peak current rating, which is determined by the saturation characteristics. The inductor should not show any appreciable saturation under normal load conditions. Some inductors may meet the peak and average current ratings yet result in excessive losses due to a high DCR. Always consider the losses associated with the DCR and its effect on the total converter efficiency when selecting an inductor. It is recommended that the inductor current rating exceed the current limit of the step-down converter. See Table 2 for example inductor values/vendors. #### **Input Capacitor** Select a 4.7µF to $10\mu F$ X7R or X5R ceramic capacitor for the input; see Table 3 for suggested capacitor components. To estimate the required input capacitor size, determine the acceptable input ripple level ( $V_{PP}$ ) and solve for $C_{\rm IN}$ ( $C_{\rm INB1}/C_{\rm INB2}$ ). The calculated value varies with input voltage and is a maximum when $V_{\rm IN}$ is double the output voltage. $$\begin{split} C_{\text{IN}} &= \frac{\frac{V_{\text{O}}}{V_{\text{IN}}} \cdot \left(1 - \frac{V_{\text{O}}}{V_{\text{IN}}}\right)}{\left(\frac{V_{\text{PP}}}{I_{\text{O}}} - \text{ESR}\right) \cdot F_{\text{S}}} \\ \frac{V_{\text{O}}}{V_{\text{IN}}} \cdot \left(1 - \frac{V_{\text{O}}}{V_{\text{IN}}}\right) &= \frac{1}{4} \text{ for } V_{\text{IN}} = 2 \cdot V_{\text{O}} \\ C_{\text{IN(MIN)}} &= \frac{1}{\left(\frac{V_{\text{PP}}}{I_{\text{O}}} - \text{ESR}\right) \cdot 4 \cdot F_{\text{S}}} \end{split}$$ Always examine the ceramic capacitor DC voltage coefficient characteristics when selecting the proper value. For example, the capacitance of a $10\mu\text{F}$ , 6.3V, X5R ceramic capacitor with 5.0V DC applied is actually about $6\mu\text{F}$ . | Manufacturer | Part Number/<br>Type | Inductance<br>(µH) | Rated Current<br>(A) | DCR (mΩ)<br>(max) | Size (mm)<br>LxWxH | |------------------|----------------------|--------------------|----------------------|-------------------|--------------------| | | | 1.2 | 4.3 | 25 | | | TDK | LTF5022 | 1.8 | 3.6 | 32 | 5x5.2x2.2 | | IDK | LIFJUZZ | 2.2 | 3.2 | 40 | JXJ.ZXZ.Z | | | | 3.3 | 2.5 | 60 | | | | | 1 | 2.6 | 30 | | | | WE-TPC Type M | 1.8 | 2.35 | 50 | 4.8x4.8x1.8 | | | | 2.7 | 2.03 | 60 | 4.034.031.0 | | | | 3.3 | 1.8 | 65 | | | Wurth Electronik | | 1.2 | 2.8 | 20 | | | | WE-TPC Type MH | 1.8 | 2.45 | 25 | | | | | 2.2 | 2.35 | 28 | 4.8x4.8x2.8 | | | | 2.7 | 1.95 | 30 | | | | | 3.3 | 1.8 | 35 | | | | | 1 | 4 | 19 (typ) | | | Murata | LOHEED | 1.5 | 3.7 | 22 (typ) | 5x5.7x4.7 | | iriui'ala | LQH55D | 2.2 | 3.2 | 29 (typ) | JXJ./X4./ | | | | 3.3 | 2.9 | 36 (typ) | | Table 1: Suggested Inductor Components. | Configuration | Output Voltage | Inductor Value | |--------------------------------|----------------|----------------| | | 1V, 1.2V, 1.3V | 1.0μH to 1.2μH | | Adjustable and<br>Fixed Output | 1.5V, 1.8V | 1.5μH to 1.8μH | | Voltage | 2.5V | 2.2μH to 2.7μH | | voitage | 2.8V, 3.3V | 3.3µH | Table 2: Inductor Values for Specific Output Voltages. The maximum input capacitor RMS current is: $$I_{RMS} = I_{O} \cdot \sqrt{\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right)}$$ The input capacitor RMS ripple current varies with the input and output voltage and will always be less than or equal to half of the total DC load current. $$\sqrt{\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right)} = \sqrt{D \cdot (1 - D)} = \sqrt{0.5^{2}} = \frac{1}{2}$$ for $V_{IN} = 2 \cdot V_{O}$ . | Manufacturer | Part Number | Value | Voltage | Temp. Co. | Case | |--------------|----------------|-------|---------|-----------|------| | AVX | 0603ZD105K | 1μF | 10 | X5R | 0603 | | AVX | 0603ZD225K | 2.2µF | 10 | ASK | 0603 | | | C1608X5R1E105K | 1μF | 25 | | | | | C1608X5R1C225K | 2.2µF | 16 | | 0603 | | TDK | C1608X5R1A475K | 4.7μF | 10 | X5R | | | | C2012X5R1A106K | 10μF | 10 | | 0805 | | | C3216X5R1A226K | 22µF | 10 | | 1206 | | | GRM188R61C105K | 1μF | 16 | | 0603 | | Murata | GRM188R61A225K | 2.2µF | 10 | X5R | 0603 | | Murata | GRM219R61A106K | 10μF | 10 | | 0805 | | | GRM31CR71A226K | 22µF | 10 | X7R | 1206 | | Taiyo Yuden | LMK107BJ475KA | 4.7μF | 10 | X5R | 0603 | **Table 3: Suggested Capacitor Components.** $$I_{RMS(MAX)} = \frac{I_0}{2}$$ The term $\frac{V_o}{V_{IN}} \cdot \left(1 - \frac{V_o}{V_{IN}}\right)$ appears in both the input voltage ripple and input capacitor RMS current equations and is a maximum when $V_O$ is twice $V_{IN}$ . This is why the input voltage ripple and the input capacitor RMS current ripple are a maximum at 50% duty cycle. The input capacitor provides a low impedance loop for the edges of pulsed current drawn by the AAT2603 stepdown switching regulators. Low ESR/ESL X7R and X5R ceramic capacitors are ideal for this function. To minimize stray inductance, the capacitor should be placed as closely as possible to the IC. This keeps the high frequency content of the input current localized, minimizing EMI and input voltage ripple. A laboratory test set-up typically consists of two long wires running from the bench power supply to the evaluation board input voltage pins. The inductance of these wires, along with the low-ESR ceramic input capacitor, can create a high Q network that may affect converter performance. This problem often becomes apparent in the form of excessive ringing in the output voltage during load transients. Errors in the loop phase and gain measurements can also result. Since the inductance of a short PCB trace feeding the input voltage is significantly lower than the power leads from the bench power supply, most applications do not exhibit this problem. In applications where the input power source lead inductance cannot be reduced to a level that does not affect the converter performance, a high ESR tantalum or aluminum electrolytic should be placed in parallel with the low ESR, ESL bypass ceramic. This dampens the high Q network and stabilizes the system. #### **Output Capacitor** The output capacitor limits the output ripple and provides holdup during large load transitions. A $10\mu F$ to $22\mu F$ X5R or X7R ceramic capacitor typically provides sufficient bulk capacitance to stabilize the output during large load transitions and has the ESR and ESL characteristics necessary for low output ripple. A $10\mu F$ X5R or X7R ceramic capacitor is required for DC-DC2 and a $22\mu F$ X5R or X7R ceramic capacitor is required for DC-DC1; see Table 3 for suggested capacitor components. The output voltage droop due to a load transient is dominated by the capacitance of the ceramic output capacitor. During a step increase in load current, the ceramic output capacitor alone supplies the load current until the loop responds. Within several switching cycles, the loop responds and the inductor current increases to match the load current demand. The relationship of the output voltage droop during the several switching cycles to the output capacitance can be estimated by: $$C_{OUT} = \frac{3 \cdot \Delta I_{LOAD}}{V_{DROOP} \cdot F_{S}}$$ Once the average inductor current increases to the DC load level, the output voltage recovers. The above equation establishes a limit on the minimum value for the output capacitor with respect to load transients. The internal voltage loop compensation also limits the minimum output capacitor value to $10\mu F$ for DC-DC2 and $22\mu F$ for DC-DC1. This is due to its effect on the loop crossover frequency (bandwidth), phase margin, and gain margin. Increased output capacitance will reduce the crossover frequency with greater phase margin. The maximum output capacitor RMS ripple current is given by: $$I_{\text{RMS(MAX)}} = \frac{1}{2 \cdot \sqrt{3}} \cdot \frac{V_{\text{OUT}} \cdot (V_{\text{IN(MAX)}} - V_{\text{OUT}})}{L \cdot F_{\text{S}} \cdot V_{\text{IN(MAX)}}}$$ Dissipation due to the RMS current in the ceramic output capacitor ESR is typically minimal, resulting in less than a few degrees rise in hot-spot temperature. #### **Feedback Resistor Selection** Resistors R1 and R2 of Figure 1 program the output to regulate at a voltage higher than 0.6V. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for R2 is $59k\Omega$ . Although a larger value will further reduce quiescent current, it will also increase the impedance of the feedback node, making it more sensitive to external noise and interference. Table 42 summarizes the resistor values for various output voltages with R2 set to either $59k\Omega$ for good noise immunity or $221k\Omega$ for reduced no load input current. $$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \cdot R2 = \left(\frac{1.5V}{0.6V} - 1\right) \cdot 59k\Omega = 88.5k\Omega$$ The AAT2603 step-down regulators, combined with an external feedforward capacitor ( $C_{\text{FF}}$ in Figure 1), deliver enhanced transient response for extreme pulsed load applications. Figure 1: AAT2603 DC-DC1/DC-DC2 External Resistor Output Voltage Programming. | V <sub>оυт</sub> (V) | R2 = 59kΩ<br>R1 (kΩ) | R2 = 221kW<br>R1 (kΩ) | |----------------------|----------------------|-----------------------| | 0.9 | 29.4 | 113K | | 1.0 | 39.2 | 150K | | 1.1 | 49.9 | 187K | | 1.2 | 59.0 | 221K | | 1.3 | 68.1 | 261K | | 1.4 | 78.7 | 301K | | 1.5 | 88.7 | 332K | | 1.8 | 118 | 442K | | 1.85 | 124 | 464K | | 2.0 | 137 | 523K | | 2.5 | 187 | 715K | | 3.3 | 267 | 1.00M | Table 4: Feedback Resistors for DC-DC1 and DC-DC2. #### LD01/LD02/LD03/LD04 #### **Input Capacitor** Typically, a 2.2µF or larger capacitor is recommended for $C_{INL12}/C_{INL34}/C_{AIN}$ in most applications. The input capacitor should be located as close to the input (INL12/INL34/AIN) of the device as practically possible. $C_{INL12}/C_{INL34}/C_{AIN}$ values greater than 2.2µF will offer superior input line transient response and will assist in maximizing the highest possible power supply ripple rejection. Ceramic, tantalum, or aluminum electrolytic capacitors may be selected for $C_{\text{INL12}}/C_{\text{INL34}}/C_{\text{AIN}}$ . There is no specific capacitor ESR requirement for $C_{\text{INL12}}/C_{\text{INL34}}/C_{\text{AIN}}$ . However, for 200mA/400mA LDO regulators output operation, ceramic capacitors are recommended for $C_{\text{INL12}}/C_{\text{INL34}}/C_{\text{AIN}}$ due to their inherent capability over tantalum capacitors to withstand input current surges from low impedance sources such as batteries in portable devices. #### **Output Capacitor** For proper load voltage regulation and operational stability, a capacitor is required between pins VOUTLX and AGND. The $C_{\text{OUTLX}}$ capacitor connection to the LDO regulator ground pin should be made as direct as practically possible for maximum device performance. The AAT2603 LDO regulators have been specifically designed to function with very low ESR ceramic capacitors. Although the device is intended to operate with these low ESR capacitors, it is stable over a very wide range of capacitor ESR, thus it will also work with higher ESR tantalum or aluminum electrolytic capacitors. However, for best performance, ceramic capacitors are recommended. Typical output capacitor values for maximum output current conditions range from 4.7 $\mu$ F to 10 $\mu$ F. If desired, $C_{\text{OUTLX}}$ may be increased without limit. #### **Bypass Capacitor and Low Noise Applications** A bypass capacitor pin is provided to enhance the very low noise characteristics of the AAT2603 LDO3 and LDO4 regulators. The bypass capacitor is not necessary for operation of the AAT2603. However, for best device performance, a small ceramic capacitor should be placed between the bypass pin (BYP) and the device analog ground pin (AGND). The value of $C_{\text{BYP}}$ should be 10nF. For lowest noise and best possible power supply ripple rejection performance a 10nF capacitor should be used. To practically realize the highest power supply ripple rejection and lowest output noise performance, it is critical that the capacitor connection between the BYP pin and AGND pin be direct and PCB traces should be as short as possible. Refer to the PCB Layout Recommendations section of this datasheet for examples. There is a relationship between the bypass capacitor value and the LDO regulator turn-on time. In applications where fast device turn-on time is desired, the value of $C_{\text{BYP}}$ should be reduced. In applications where low noise performance and/or ripple rejection are less of a concern, the bypass capacitor may be omitted. The fastest device turn-on time will be realized when no bypass capacitor is used. DC leakage on this pin can affect the LDO regulator output noise and voltage regulation performance. For this reason, the use of a low leakage, high quality ceramic (NPO or COG type) or film capacitor is highly recommended. #### **Feedback Resistor Selection** Resistors R1 and R2 of Figure 2 program the output to regulate at a voltage higher than 1.5V for LDO1/LDO2 and 1.2V for LDO3/LDO4. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for R2 is $100 \mathrm{k}\Omega$ . Although a larger value will further reduce quiescent current, it will also increase the impedance of the feedback node, making it more sensitive to external noise and interference. Tables 5 and 6 summarize the resistor values for various output voltages with R2 set to $100 \mathrm{k}\Omega$ . $$R1 = \left(\frac{V_{\text{OUT}}}{V_{\text{REF}}} \text{--}1\right) \cdot R2 = \left(\frac{1.5 \text{V}}{1.2 \text{V}} \text{--}1\right) \cdot 100 \text{k}\Omega = 24.9 \text{k}\Omega$$ Figure 2: AAT2603 LDO1/LDO2/LDO3/LDO4 External Resistor Output Voltage Programming. | V <sub>out</sub> (V) | R2 = 100kΩ<br>R1 (kΩ) | |----------------------|-----------------------| | 1.3 | 8.25 | | 1.4 | 16.5 | | 1.5 | 24.9 | | 1.6 | 33.2 | | 1.7 | 41.2 | | 1.8 | 49.9 | | 1.9 | 59 | | 2 | 66.5 | | 2.1 | 75 | | 2.2 | 82.5 | | 2.3 | 90.9 | | 2.4 | 100 | | 2.5 | 107 | | 2.6 | 118 | | 2.7 | 124 | | 2.8 | 133 | | 2.9 | 140 | | 3 | 150 | | 3.1 | 158 | | 3.2 | 165 | | 3.3 | 174 | Table 5: Feedback Resistor Values for LDO3 and LDO4. | <b>V</b> <sub>OUT</sub> <b>(V)</b> | R2 = 100kΩ<br>R1 (kΩ) | |------------------------------------|-----------------------| | 1.5 | 24.9 | | 1.6 | 33.2 | | 1.7 | 41.2 | | 1.8 | 49.9 | | 1.9 | 59 | | 2 | 66.5 | | 2.1 | 75 | | 2.2 | 82.5 | | 2.3 | 90.9 | | 2.4 | 100 | | 2.5 | 107 | | 2.6 | 118 | | 2.7 | 124 | | 2.8 | 133 | | 2.9 | 140 | | 3 | 150 | | 3.1 | 158 | | 3.2 | 165 | | 3.3 | 174 | Table 6: Feedback Resistor Values for LDO1 and LDO2. #### **Thermal Calculations** There are three types of losses associated with the AAT2603 total power management solution [two stepdown and four LDO regulators]: switching losses, conduction losses, and quiescent current losses. Conduction losses are associated with the $R_{\rm DS(ON)}$ characteristics of the internal power switches/FETs of both of the stepdown regulators and the power loss associated with the voltage difference across the pass switch/FET of the four LDO regulators. Switching losses are dominated by the gate charge of the power output switching devices. At full load, assuming continuous conduction mode (CCM), a simplified form of the losses is given by the following (quiescent and switching losses are ignored, since conduction losses are so dominant): $$\mathsf{P}_{\text{DC-DC1}} = \frac{\mathsf{I}_{\text{O1}}^2 \cdot (\mathsf{R}_{\text{DS(ON)H1}} \cdot \mathsf{V}_{\text{OB1}} + \mathsf{R}_{\text{DS(ON)L1}} \cdot [\mathsf{V}_{\text{INB1}} - \mathsf{V}_{\text{OB1}}])}{\mathsf{V}_{\text{INB1}}}$$ $$\mathsf{P}_{\text{DC-DC2}} = \frac{\mathsf{I}_{\text{O2}}^2 \cdot (\mathsf{R}_{\text{DS(ON)H2}} \cdot \mathsf{V}_{\text{OB2}} + \mathsf{R}_{\text{DS(ON)L2}} \cdot [\mathsf{V}_{\text{INB2}} - \mathsf{V}_{\text{OB2}}])}{\mathsf{V}_{\text{INB2}}}$$ $$\mathsf{P}_{\mathsf{LDO1}} = \mathsf{I}_{\mathsf{LDO1}} \cdot (\mathsf{V}_{\mathsf{INL12}} - \mathsf{V}_{\mathsf{OL1}})$$ $$P_{1,DO2} = I_{1,DO2} \cdot (V_{1N1,12} - V_{O1,2})$$ $$P_{LDO3} = I_{LDO3} \cdot (V_{INL34} - V_{OL3})$$ $$P_{LDO4} = I_{LDO4} \cdot (V_{INL34} - V_{OL4})$$ $$P_{TOTAL} = P_{DC DC1} + P_{DC DC2} + P_{LD01} + P_{LD02} + P_{LD03} + P_{LD04}$$ $P_{\text{DC-DCX}}\text{:}~$ Power dissipation of the specific DC-DC regulator I<sub>ox</sub>: Output current of the specific DC-DC regulator $R_{\text{DS(ON)HX}}\mbox{: Resistance of the internal high-side switch/FET}$ $R_{\text{DS(ON)LX}}\text{:}$ Resistance of the internal low-side switch/FET $V_{\text{OBX}}$ : Output voltage of the specific DC-DC regulator $V_{\text{INBX}}$ : Input voltage of the specific DC-DC regulator $P_{LDOX}$ : Power dissipation of the specific LDO regulator $I_{LDOX}$ : Output current of the specific LDO regulator $V_{INIXX}$ : Input voltage of the specific LDO regulator $V_{\text{INLXX}}$ : Input voltage of the specific LDO regulator $V_{\text{OLX}}$ : Output voltage of the specific LDO regulator P<sub>TOTAL</sub>: Total power dissipation of the AAT2603 Since $R_{\text{DS(ON)}}$ and conduction losses all vary with input voltage, the dominant losses should be investigated over the complete input voltage range. Given the total conduction losses, the maximum junction temperature (125°C) can be derived from the $\theta_{\text{JA}}$ for the TQFN44-28 package which is 50°C/W. $$T_{J(MAX)} = P_{TOTAL} \cdot \theta_{JA} + T_{A}$$ $T_{J(MAX)}$ : Maximum junction temperature P<sub>TOTAL</sub>: Total conduction losses $\Theta_{JA}$ : Thermal impedance of the package T<sub>A</sub>: Ambient temperature #### Layout The suggested PCB layout for the AAT2603 is shown in Figures 4 and 5. The following guidelines should be used to help ensure a proper layout. - The input capacitors (C1, C2, C7, C13, and C16) should connect as closely as possible to INB1 (Pin 26), INB2 (Pin 27), AIN (Pin 20), INL12 (Pin 16), INL34 (Pin 8), and AGND/PGND1/PGND2 (Pins 5, 25, and 27). - C3/C18 (step-down regulator output capacitors) and L1/L2 should be connected as closely as possible. The connection of L1/L2 to the LX1/LX2 pins should be as short as possible. - 3. The feedback trace or FBXX pin (Pins 3, 6, 10, 14, 18, and 21) should be separate from any power trace and connect as closely as possible to the load point. Sensing along a high current load trace will degrade DC load regulation. If external feedback resistors are used, they should be placed as closely as possible to the FBXX pin (Pins 3, 6, 10, 14, 18, and 21) to minimize the length of the high impedance feedback trace. - 4. The resistance of the trace from the load return to the PGND1/PGND2 (Pins 25 and 28) should be kept to a minimum. This will help to minimize any error in DC regulation due to differences in the potential of the internal signal ground and the power ground. - 5. For good thermal coupling, PCB vias are required from the pad for the TDFN44-28 exposed paddle to the ground plane. Figure 3: AAT2603 Evaluation Board Schematic. Figure 4: AAT2603 Evaluation Board Top Side PCB Layout. Figure 5: AAT2603 Evaluation Board Bottom Side PCB Layout. ### **Ordering Information** | | Output Voltage¹ | | | | | |-----------|---------------------------------------|----------------------------------------|------------------------------------------|----------------------|------------------------------------------| | Package | DC-DC1<br>(Buck1) | DC-DC2 (Buck2)<br>(SELB2 = Low) | DC-DC2 (Buck2)<br>(SELB2 = High) | Marking <sup>2</sup> | Part Number (Tape and Reel) <sup>3</sup> | | TQFN44-28 | Ext. Adj. $(V_{REF} = 600 \text{mV})$ | Ext. Adj. $(VV_{REF} = 600 \text{mV})$ | Ext. Adj.<br>(VV <sub>REF</sub> = 775mV) | 3AXYY | AAT2603INJ-1-T1 | | TQFN44-28 | 3.3V | 1.0V | 1.3V | | AAT2603INJ-2-T1 | | TQFN44-28 | Ext. Adj. $(V_{REF} = 600 \text{mV})$ | 1.0V | 1.3V | | AAT2603INJ-3-T1 | All AnalogicTech products are offered in Pb-free packaging. The term "Pb-free" means semiconductor products that are in compliance with current RoHS standards, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. For more information, please visit our website at http://www.analogictech.com/about/quality.aspx. <sup>1.</sup> Buck 1 and Buck 2 output voltages can be factory programmed to most common output voltages. Contact your local sales representative for availability and minimum order quantities. <sup>2.</sup> XYY = assembly and date code. <sup>3.</sup> Sample stock is generally held on part numbers listed in **BOLD**. ### **Package Information** #### **TOFN44-28** Top View **Bottom View** # Advanced Analogic Technologies, Inc. 3230 Scott Boulevard, Santa Clara, CA 95054 Phone (408) 737-4600 Fax (408) 737-4611 © Advanced Analogic Technologies, Inc. (a) Advanced Analogic Technologies, Inc. Analogic Tech cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an AnalogicTech product. No circuit patent licenses, copyrights, mask work rights, or other intellectual property rights are implied. AnalogicTech reserves the right to make changes to their products or specifications or to discontinue any product or service without notice. Except as provided in AnalogicTech's terms and conditions of sale, AnalogicTech assumes no liability whatsoever, and AnalogicTech disclaims any express or implied warranty relating to the sale and/or use of AnalogicTech products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. Testing and other quality control techniques are utilized to the extent AnalogicTech deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed. AnalogicTech and the AnalogicTech logo are trademarks of Advanced Analogic Technologies Incorporated. All other hazards are appeared in this development are recitatived factorizations to the dependence of the interpretation bedden. brand and product names appearing in this document are registered trademarks or trademarks of their respective holders <sup>1.</sup> The leadless package family, which includes QFN, TQFN, DFN, TDFN and STDFN, has exposed copper (unplated) at the end of the lead terminals due to the manufacturing process. A solder fillet at the exposed copper edge cannot be guaranteed and is not required to ensure a proper bottom solder connection.