#### 17-W MONO FILTER-FREE CLASS-D AUDIO POWER AMPLIFIER #### **FEATURES** - 17 W Into 8-Ω Load From 18-V Supply - Third-Generation Modulation Technique: - Filter-Free Operation - Improved Efficiency - Improved SNR - Low Supply Current . . . 8 mA Typ at 12 V - Shutdown Control . . . <1 μA Typ</li> - Shutdown Pin Is TTL Compatible - $T_A = -40^{\circ}C$ to $85^{\circ}C$ - Space-Saving, Thermally-Enhanced PowerPAD™ Packaging #### **APPLICATIONS** - LCD Monitors - Hands-Free Car Kits - Powered Speakers #### **DESCRIPTION** The TPA3000D1 is a 17-W mono bridge-tied load (BTL) filter-free class-D audio power amplifier with high efficiency, eliminating the need for heatsinks. The TPA3000D1 is designed to drive speakers without an output filter. The gain of the amplifier is controlled by two input terminals, GAIN1 and GAIN0. This allows the amplifier to be configured for a gain of 12, 18, 23.6, and 36 dB. The differential input stage provides high common mode rejection and improved power supply rejection. The amplifier also includes depop circuitry to reduce the amount of turnon pop at power-up and when cycling SHUTDOWN. The TPA3000D1 is available in the 24-pin thermally enhanced TSSOP package (PWP) which eliminates the need for an external heat sink when playing music. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **AVAILABLE OPTIONS** | _ | PACKAGED DEVICES | |---------------|--------------------------| | IA | TSSOP (PWP) <sup>†</sup> | | -40°C to 85°C | TPA3000D1PWP | <sup>†</sup> The PWP package is available taped and reeled. To order a taped and reeled part, add the suffix R to the part number (e.g., TPA3000D1PWPR). ### PWP PACKAGE (TOP VIEW) #### **Terminal Functions** | TERMI | NAL | | | | | | |----------|-----------|-----|------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | AGND | 18, 19 | | Analog ground | | | | | BSN | 8 | I | Bootstrap pin for high-side gate drive of negative BTL output (connect a 10-nF capacitor from OUTN to BSN) | | | | | BSP | 17 | I | Bootstrap pin for high-side gate drive of positive BTL output (connect a 10-nF capacitor from OUTP to BSP) | | | | | BYPASS | 22 | I | Connect 0.47 µF capacitor to ground for BYPASS voltage filtering. | | | | | COSC | 21 | I | Connect a 220-pF capacitor to ground to set oscillation frequency. | | | | | GAIN0 | 3 | I | Bit 0 of gain control (see Table 1 for gain settings) | | | | | GAIN1 | 4 | - 1 | Bit 1 of gain control (see Table 1 for gain settings) | | | | | INN | 1 | I | Negative differential input | | | | | INP | 2 | I | Positive differential input | | | | | OUTN | 10, 11 | 0 | Negative BTL output | | | | | OUTP | 14, 15 | 0 | Positive BTL output | | | | | PGND | 6, 12, 13 | | Power ground | | | | | PVCC | 9, 16 | - 1 | High-voltage power supply (for output stages) | | | | | ROSC | 20 | - 1 | Connect 120 $k\Omega$ resistor to ground to set oscillation frequency. | | | | | SHUTDOWN | 5 | I | Shutdown terminal (negative logic), TTL compatible, 21-V compliant | | | | | VCC | 24 | I | Analog high-voltage power supply | | | | | VCLAMP | 7 | 0 | Connect 100-nF capacitor to ground to provide reference voltage for H-bridge gates | | | | | VREF | 23 | 0 | 5-V internal regulator for control circuitry (connect a 0.1-μF to 1-μF capacitor to ground) | | | | #### functional block diagram <sup>†</sup> Short-circuit protection operates only for shorts from the outputs to ground. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage: V <sub>CC</sub> . PV <sub>CC</sub> | | |---------------------------------------------------------------|----------------------------------| | Input voltage: SHUTDOWN | 0.3 V to V <sub>CC</sub> + 0.3 V | | GAIN0, GAIN1 | | | INN, INP | 0.3 V to 7 V | | Continuous total power dissipation | (see Dissipation Rating Table) | | Operating free-air temperature range, T <sub>A</sub> | –40°C to 85°C | | Operating junction temperature range, T <sub>J</sub> | –40°C to 150°C | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds. | 260°C | <sup>&</sup>lt;sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ} \mbox{\scriptsize C}$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | |---------|-----------------------------------------------------------------|-----------------|-----------------------|-----------------------| | PWP | 2.7 W | 21.8 mW/°C | 1.7 W | 1.4 W | #### recommended operating conditions | | | MIN | MAX | UNIT | |----------------------------------------------------|-------------------------|-----|-----|------| | Supply voltage, V <sub>CC</sub> , PV <sub>CC</sub> | | 8 | 18 | V | | High-level input voltage, VIH | GAIN0, GAIN1, SHUTDOWN† | 2 | | V | | Low-level input voltage, V <sub>IL</sub> | GAIN0, GAIN1, SHUTDOWN† | | 0.8 | V | | Operating free-air temperature, T <sub>A</sub> | | -40 | 85 | °C | <sup>†</sup> See Application Information for more information on the characteristics of the SHUTDOWN terminal. ### electrical characteristics at $T_A$ = 25°C, $PV_{CC}$ = $V_{CC}$ = 12 V (unless otherwise noted) | | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------|------------------------------|----------------------|-----|-----|-----|------| | IVosl | Output offset voltage (measured differentially) | $V_I = 0 V$ , | $A_V = 12 dB$ | | | 50 | mV | | PSRR | Power supply rejection ratio | PV <sub>CC</sub> = 11.5 V to | 12.5 V | | -75 | | dB | | IIIII | High-level input current | PV <sub>CC</sub> = 12 V, | $V_I = PV_{CC}$ | | | 1 | μΑ | | I <sub>I</sub> L | Low-level input current | PV <sub>CC</sub> = 12 V, | V <sub>I</sub> = 0 V | | | -1 | μΑ | | Icc | Supply current | | | | 8 | 15 | mA | | ICC(SD) | Supply current, shutdown mode | | | | 1 | 2 | μΑ | # operating characteristics, PV<sub>CC</sub> = V<sub>CC</sub> = 12 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 8 $\Omega$ , Gain = 12 dB (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------|--------------------------------------|-----------------------------------------------------------------|---------------------------------|-----|-----|-----|---------| | Po | Output power | THD = 0.5%, | f = 1 kHz | | 7 | | W | | THD + N | Total harmonic distortion plus noise | P <sub>O</sub> = 15 W, | f = 20 Hz to 20 kHz | | 1% | | | | ВОМ | Maximum output power bandwidth | THD = 1% | | | 20 | | kHz | | ksvr | Supply ripple rejection ratio | f = 1 kHz, | C <sub>(BYPASS)</sub> = 0.47 μF | | -70 | | dB | | SNR | Signal-to-noise ratio | P <sub>O</sub> = 12 W | | | 95 | | dB | | | | $C_{(BYPASS)} = 0.47 \mu\text{F},$ | f = 20 Hz to 22 kHz, | | 86 | | μV(rms) | | ., | | No weighting filter used | | | -81 | | dBV | | Vn | Noise output voltage | utput voltage $C(BYPASS) = 0.47 \mu F$ , $f = 20 Hz$ to 22 kHz, | f = 20 Hz to 22 kHz, | | 66 | | μV(rms) | | | | A-weighted filter | | | -84 | | dBV | | Zi | Input impedance | | | | >23 | | kΩ | # operating characteristics, PV<sub>CC</sub> = V<sub>CC</sub> = 18 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 8 $\Omega$ , Gain = 12 dB (unless otherwise noted) | PARAMETER | | TEST C | TEST CONDITIONS | | TYP | MAX | UNIT | |-----------|--------------------------------------|-----------------------------------------------------------------------|-------------------------------|--|-----|-----|---------| | Po | Output power | THD = 0.5%, | f = 1 kHz | | 17 | | W | | THD + N | Total harmonic distortion plus noise | P <sub>O</sub> = 15 W, | f = 20 Hz to 20 kHz | | 1% | | | | ВОМ | Maximum output power bandwidth | THD = 1% | | | 20 | | kHz | | ksvr | Supply ripple rejection ratio | f = 1 kHz, | C <sub>BYPASS</sub> = 0.47 μF | | 70 | | dB | | SNR | Signal-to-noise ratio | P <sub>O</sub> = 17 W | | | 102 | | dB | | | | $C_{(BYPASS)} = 0.47 \mu\text{F},$ | f = 20 Hz to 20 kHz, | | 86 | | μV(rms) | | ., | Nieża a sydnych walka na | No weighting filter used | | | -81 | | dBV | | Vn | Noise output voltage | $C_{(BYPASS)} = 0.47 \mu\text{F}, f = 20 \text{Hz to } 22 \text{Hz}$ | f = 20 Hz to 22 kHz, | | 66 | | μV(rms) | | | | A-weighted filter | | | -84 | | dBV | | Zi | Input impedance | | | | >23 | | kΩ | #### **Table of Graphs** | | | | FIGURE | |-----------------------------------------|--------------------------------|------------------------------|----------------| | | Efficiency | vs Output power | 1, 2, 3 | | PO | Output power | | 4 | | Icc | Supply current | vs Supply voltage | 5 | | I <sub>O(sd)</sub> | Shutdown current | | 6 | | T. 15. A. | <b>-</b> | vs Output power | 7, 8, 9, 10 | | THD+N Total harmonic distortion + noise | | vs Frequency | 11, 12, 13, 14 | | ksvr | Supply voltage rejection ratio | | 15, 16, 17 | | | Gain and phase | vs Frequency | 18 | | CMRR | Common-mode rejection ratio | | 19 | | V <sub>IO</sub> | Input offset voltage | vs Common-mode input voltage | 20, 21, 22 | Figure 5 # TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER ## TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER ### TOTAL HARMONIC DISTORTION + NOISE vs ### TOTAL HARMONIC DISTORTION + NOISE vs 0.01 20 100 #### TYPICAL CHARACTERISTICS #### **TOTAL HARMONIC DISTORTION + NOISE** vs **FREQUENCY** V<sub>CC</sub> = 18 V $R_L = 8 \Omega$ Gain = 12 dB $P_O = 500 \text{ mW}$ Po = 2 W THD+N - Total Harmonic Distortion + Noise - % 0.1 P<sub>O</sub> = 10 W **FREQUENCY** **TOTAL HARMONIC DISTORTION + NOISE** Figure 11 f - Frequency - Hz **TOTAL HARMONIC DISTORTION + NOISE** 10k #### **TOTAL HARMONIC DISTORTION + NOISE** vs #### **COMMON-MODE REJECTION RATIO** vs **FREQUENCY** -40 V<sub>CC</sub> = 8 V to 18 V CMRR - Common-Mode Rejection Ratio - dB $R_L = 8 \Omega$ -41 -42 -43 -44 -45 -46 20 100 1k 10k f - Frequency - Hz COMMON-MODE INPUT VOLTAGE 6 5 VCC = 18 V 1 0 0 1 0 0 0 0 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 **INPUT OFFSET VOLTAGE** Figure 19 Figure 20 V<sub>IC</sub> - Common-Mode Input Voltage - V # INPUT OFFSET VOLTAGE vs COMMON-MODE INPUT VOLTAGE #### eliminating the output filter with the TPA3000D1 This section focuses on how the user can eliminate the output filter with the TPA3000D1. #### effect on audio The class-D amplifier outputs a pulse-width modulated (PWM) square wave, which is the sum of the switching waveform and the amplified input audio signal. The human ear acts as a band-pass filter such that only the frequencies between approximately 20 Hz and 20 kHz are passed. The switching frequency components are much greater than 20 kHz, so the only signal heard is the amplified input audio signal. #### traditional class-D modulation scheme The traditional class-D modulation scheme, which is used in the TPA032D0x family, has a differential output where each output is 180 degrees out of phase and changes from ground to the supply voltage, $V_{CC}$ . Therefore, the differential prefiltered output varies between positive and negative $V_{CC}$ , where filtered 50% duty cycle yields 0 V across the load. The traditional class-D modulation scheme with voltage and current waveforms is shown in Figure 23. Note that even at an average of 0 V across the load (50% duty cycle), the current to the load is high, causing high loss, thus causing a high supply current. Figure 23. Traditional Class-D Modulation Scheme's Output Voltage and Current Waveforms Into an Inductive Load With No Input #### TPA3000D1 modulation scheme The TPA3000D1 uses a modulation scheme that still has each output switching from 0 to the supply voltage. However, OUTP and OUTN are now in phase with each other with no input. The duty cycle of OUTP is greater than 50% and OUTN is less than 50% for positive output voltages. The duty cycle of OUTP is less than 50% and OUTN is greater than 50% for negative output voltages. The voltage across the load sits at 0 V throughout most of the switching period, greatly reducing the switching current, which reduces any $I^2R$ losses in the load. #### TPA3000D1 modulation scheme (continued) Figure 24. The TPA3000D1 Output Voltage and Current Waveforms Into an Inductive Load #### efficiency: filter required with the traditional class-D modulation scheme The main reason that the traditional class-D amplifier needs an output filter is that the switching waveform results in maximum current flow. This causes more loss in the load, which causes lower efficiency. The ripple current is large for the traditional modulation scheme, because the ripple current is proportional to voltage multiplied by the time at that voltage. The differential voltage swing is $2 \times V_{CC}$ , and the time at each voltage is half the period for the traditional modulation scheme. An ideal LC filter is needed to store the ripple current from each half cycle for the next half cycle, while any resistance causes power dissipation. The speaker is both resistive and reactive, whereas an LC filter is almost purely reactive. The TPA3000D1 modulation scheme has very little loss in the load without a filter because the pulses are very short and the change in voltage is $V_{CC}$ instead of $2 \times V_{CC}$ . As the output power increases, the pulses widen, making the ripple current larger. Ripple current could be filtered with an LC filter for increased efficiency, but for most applications the filter is not needed. An LC filter with a cutoff frequency less than the class-D switching frequency allows the switching current to flow through the filter instead of the load. The filter has less resistance than the speaker, which results in less power dissipation, therefore increasing efficiency. #### effects of applying a square wave into a speaker Audio specialists have advised for years not to apply a square wave to speakers. If the amplitude of the waveform is high enough and the frequency of the square wave is within the bandwidth of the speaker, the square wave could cause the voice coil to jump out of the air gap and/or scar the voice coil. A 250-kHz switching frequency, however, does not significantly move the voice coil, as the cone movement is proportional to 1/f<sup>2</sup> for frequencies beyond the audio band. Damage may occur if the voice coil cannot handle the additional heat generated from the high-frequency switching current. The amount of power dissipated in the speaker may be estimated by first considering the overall efficiency of the system. If the on-resistance $(r_{ds(on)})$ of the output transistors is considered to cause the dominant loss in the system, then the maximum theoretical efficiency for the TPA3000D1 with an 8- $\Omega$ load is as follows: Efficiency (theoretical, %) = $$R_L/(R_L + r_{ds(on)}) \times 100\% = 8/(8 + 0.4) \times 100\% = 95.24\%$$ (1) The maximum measured output power is approximately 17 W with an 18-V power supply. The total theoretical power supplied ( $P_{\text{(total)}}$ ) for this worst-case condition would therefore be as follows: $$P_{\text{(total)}} = P_{\text{O}} / \text{Efficiency} = 17 \text{ W} / 0.9524 = 17.85 \text{ W}$$ (2) The efficiency measured in the lab using an $8-\Omega$ speaker was 89%. The power not accounted for as dissipated across the $r_{ds(on)}$ may be calculated by simply subtracting the theoretical power from the measured power: Other losses = $$P_{\text{(total)}}$$ (measured) - $P_{\text{(total)}}$ (theoretical) = 19.1 - 17.85 = 1.25 W (3) The quiescent supply current at 18 V is measured to be 9.8 mA. It can be assumed that the quiescent current encapsulates all remaining losses in the device, i.e., biasing and switching losses. It may be assumed that any remaining power is dissipated in the speaker and is calculated as follows: $$P_{(dis)} = 1.25 W - (18 V \times 9.8 mA) = 1.07 W$$ (4) Note that these calculations are for the worst-case condition of 17 W delivered to the speaker. Since the 1.07 W is only 6.3% of the power delivered to the speaker, it may be concluded that the amount of power actually dissipated in the speaker is relatively insignificant. Furthermore, this power dissipated is well within the specifications of most loudspeaker drivers in a system, as the power rating is typically selected to handle the power generated from a clipping waveform. #### when to use an output filter Design the TPA3000D1 without the filter if the traces from amplifier to speaker are short. Powered speakers, where the speaker is in the same enclosure as the amplifier, is a typical application for class-D without a filter. A ferrite bead filter may be used if the design is failing radiated emissions without a filter, or if a frequency sensitive circuit is operating higher than 1 MHz. The ferrite filter reduces EMI around 1 MHz and higher (FCC and CE only test radiated emissions greater than 30 MHz). When selecting a ferrite bead, choose one with high impedance at high frequencies, but very low impedance at low frequencies. Use a LC output filter if there are low frequency (<1 MHz) EMI sensitive circuits and/or there are long wires from the amplifier to the speaker. #### when to use an output filter (continued) Figure 25. Typical LC Output Filter, Cutoff Frequency of 41 kHz Figure 26. Typical Ferrite Chip Bead Filter (Chip bead example: Fair-Rite 2512067007Y3) #### gain setting via GAIN0 and GAIN1 inputs The gain of the TPA3000D1 is set by two input terminals, GAIN0 and GAIN1. The gains listed in Table 1 are realized by changing the taps on the input resistors inside the amplifier. This causes the input impedance $(Z_i)$ to be dependent on the gain setting. The actual gain settings are controlled by ratios of resistors, so the actual gain distribution from part-to-part is quite good. However, the input impedance may shift by 30% due to shifts in the actual resistance of the input resistors. For design purposes, the input network (discussed in the next section) should be designed assuming an input impedance of 23 k $\Omega$ , which is the absolute minimum input impedance of the TPA3000D1. At the lower gain settings, the input impedance could increase as high as 313 k $\Omega$ . **Table 1. Gain Settings** | GAIN0 | GAIN1 | AMPLIFIER GAIN<br>(dB)<br>TYP | INPUT IMPEDANCE<br>(kΩ)<br>TYP | |-------|-------|-------------------------------|--------------------------------| | 0 | 0 | 12 | 241 | | 0 | 1 | 18 | 168 | | 1 | 0 | 23.5 | 104 | | 1 | 1 | 36 | 33 | #### input resistance Each gain setting is achieved by varying the input resistance of the amplifier, which can range from its smallest value to over six times that value. As a result, if a single capacitor is used in the input high-pass filter, the –3 dB or cutoff frequency also changes by over six times. The –3-dB frequency can be calculated using equation 5. $$f = \frac{1}{2\pi Z_i C_i} \tag{5}$$ #### input capacitor, Ci In the typical application an input capacitor $(C_i)$ is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case, $C_i$ and the input impedance of the amplifier $(Z_i)$ form a high-pass filter with the corner frequency determined in equation 6. $$f_{C} = \frac{1}{2\pi Z_{i}C_{i}}$$ $$(6)$$ The value of $C_i$ is important, as it directly affects the bass (low frequency) performance of the circuit. Consider the example where $Z_i$ is 241 k $\Omega$ and the specification calls for a flat bass response down to 20 Hz. Equation 6 is reconfigured as equation 7. $$C_{i} = \frac{1}{2\pi Z_{i} f_{C}} \tag{7}$$ In this example, $C_i$ is 33 nF, so one would likely choose a value of 0.1 $\mu$ F as this value is commonly used. If the gain is known and will be constant, use $Z_i$ from Table 1 to calculate $C_i$ . A further consideration for this capacitor is the leakage path from the input source through the input network ( $C_i$ ) and the feedback network to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the dc level there is held at 2.5 V, which is likely higher than the source dc level. Note that it is important to confirm the capacitor polarity in the application. #### power supply decoupling, CS The TPA3000D1 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1 $\mu$ F placed as close as possible to the device $V_{CC}$ lead works best. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10 $\mu$ F or greater placed near the audio power amplifier is recommended. #### **BSN** and **BSP** capacitors The full H-bridge output stage uses only NMOS transistors. It therefore requires bootstrap capacitors for the high side of each output to turn on correctly. A 10-nF ceramic capacitor, rated for at least 25 V, must be connected from each output to its corresponding bootstrap input. Specifically, one 10-nF capacitor must be connected from OUTP to BSP, and one 10-nF capacitor must be connected from OUTN to BSN. (See the evaluation circuit diagram at the end of this data sheet.) #### **VCLAMP** capacitors To ensure that the maximum gate-to-source voltage for the NMOS output transistors is not exceeded, an internal regulator clamps the gate voltage. A 0.1- $\mu$ F capacitor must be connected from VCLAMP (pin 7) to ground and must be rated for at least 25 V. The voltage at VCLAMP (pin 7) varies with V<sub>CC</sub> and may not be used for powering any other circuitry. #### midrail bypass capacitor, CBYPASS The midrail bypass capacitor ( $C_{BYPASS}$ ) is the most critical capacitor and serves several important functions. During start-up or recovery from shutdown mode, $C_{BYPASS}$ determines the rate at which the amplifier starts up. The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier, which appears as degraded PSRR and THD+N. Bypass capacitor ( $C_{BYPASS}$ ) values of 0.47- $\mu F$ to 1- $\mu F$ ceramic or tantalum low-ESR capacitors are recommended for the best THD noise, and depop performance. #### VREF decoupling capacitor The VREF terminal (pin 23) is the output of an internally-generated 5-V supply, used for the oscillator and gain setting logic. It requires a 0.1- $\mu$ F to 1- $\mu$ F capacitor to ground to keep the regulator stable. The regulator may not be used to power any additional circuitry. #### differential input The differential input stage of the amplifier cancels any noise that appears on both input lines of the channel. To use the TPA3000D1 EVM with a differential source, connect the positive lead of the audio source to the INP input and the negative lead from the audio source to the INN input. To use the TPA3000D1 with a single-ended source, ac ground the INN input through a capacitor and apply the audio single to the input. In a single-ended input application, the INN input should be ac-grounded at the audio source instead of at the device input for best noise performance. #### **SHUTDOWN** operation The TPA3000D1 employs a shutdown mode of operation designed to reduce supply current ( $I_{CC}$ ) to the absolute minimum level during periods of nonuse for battery-power conservation. The <u>SHUTDOWN</u> input terminal should be held high during normal operation when the amplifier is in use. Pulling <u>SHUTDOWN</u> low causes the outputs to mute and the amplifier to enter a low-current state, $I_{CC(SD)} = 1 \mu A$ . <u>SHUTDOWN</u> should never be left unconnected, because amplifier operation would be unpredictable. Ideally, the device should be held in shutdown when the system powers up and brought out of shutdown once any digital circuitry has settled. However, if SHUTDOWN is to be left unused or if the device is to be powered up with SHUTDOWN held high, the circuit below should be used. The values for $R_{SD}$ and $C_{SD}$ should be chosen for a time constant ( $\tau = R_{SD}C_{SD}$ ) of at least 10 ms for proper operation. The maximum output current of the SHUTDOWN control signal source must not be exceeded. #### using low-ESR capacitors Low-ESR capacitors are recommended throughout this application section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor. #### **MECHANICAL DATA** #### PWP (R-PDSO-G\*\*) #### PowerPAD™ PLASTIC SMALL-OUTLINE #### 20 PINS SHOWN NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusions. - D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated