# **TOSHIBA**

TOSHIBA Original CMOS 16-Bit Microcontroller

TLCS-900/L Series

TMP93PS44

# **TOSHIBA CORPORATION**

Semiconductor Company

# **Preface**

Thank you very much for making use of Toshiba microcomputer LSIs. Before use this LSI, refer the section, "Points of Note and Restrictions". Especially, take care below cautions.

#### \*\*CAUTION\*\*

#### How to release the HALT mode

Usually, interrupts can release all halts status. However, the interrupts =  $(\overline{\text{NMI}}, \text{INTO})$ , which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of fFPH) with IDLE1 or STOP mode (IDLE2/RUN are not applicable to this case). (In this case, an interrupt request is kept on hold internally.)

If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt.

Low Voltage/Low Power

# CMOS 16-Bit Microcontroller TMP93PS44F

#### Outline and Device Characteristics

The TMP93PS44 is OTP type MCU which includes 64-Kbyte one-time PROM. Using the adapter socket, you can write and verify the data for the TMP93PS44. The TMP93PS44 has the same pin assignment as TMP93CS44 (Mask ROM type).

Writing the program to built-in PROM, the TMP93PS44 operates as the same way as the TMP93CS44.

| MCU        | ROM           | RAM      | Package             | Adapter Socket |
|------------|---------------|----------|---------------------|----------------|
| TMP93PS44F | OTP 64 Kbytes | 2 Kbytes | P-LQFP80-1212-0.50E | BM11128        |

030619EBP1

• The information contained herein is subject to change without notice.

The information contained herein is subject to change without folice.
 The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.
 TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general
can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer,
when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid
situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to
property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.
- For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.



Purchase of TOSHIBA I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

93PS44-1 2004-02-10



Note: The items in parentheses ( ) are the initial setting after reset.

Figure 1.1 TMP93PS44 Block Diagram

# 2. Pin Assignment and Functions

The assignment of input/output pins for the TMP93PS44, their names and outline functions are described below.

# 2.1 Pin Assignment

Figure 2.1.1 shows pin assignment of the TMP93PS44F.



Figure 2.1.1 Pin Assignment (P-LQFP80-1212-0.50E)

# 2.2 Pin Names and Functions

The TMP93PS44 has MCU mode and PROM mode.

(1) Table 2.2.1 shows pin functions of TMP93PS44 in MCU mode.

Table 2.2.1 Pin Names and Functions (1/3)

| Pin Name    | Number of Pins | I/O     | Functions                                                                            |
|-------------|----------------|---------|--------------------------------------------------------------------------------------|
| P00 to P07  | 8              | I/O     | Port 0: I/O port that allows selection of I/O on a bit basis                         |
| AD0 to AD7  |                | 3-state | Address/data (Lower): Bits 0 to 7 for address/data bus                               |
| P10 to P17  | 8              | I/O     | Port 1: I/O port that allows selection of I/O on a bit basis                         |
| AD8 to AD15 |                | 3-state | Address/data (Upper): Bits 8 to 15 for address/data bus                              |
| A8 to A15   |                | Output  | Address: Bits 8 to 15 for address bus                                                |
| P20 to P27  | 8              | I/O     | Port 2: I/O port that allows selection of I/O on a bit basis (with pull-up resistor) |
| A0 to A7    |                | Output  | Address: Bits 0 to 7 for address bus                                                 |
| A16 to A23  |                | Output  | Address: Bits 16 to 23 for address bus                                               |
| P30         | 1              | Output  | Port 30: Output port                                                                 |
| RD          |                | Output  | Read: Strobe signal for reading external memory                                      |
| P31         | 1              | Output  | Port 31: Output port                                                                 |
| WR          |                | Output  | Write: Strobe signal for writing data on pins AD0 to AD7                             |
| P32         | 1              | I/O     | Port 32: I/O port (with pull-up resistor)                                            |
| HWR         |                | Output  | High write: Strobe signal for writing data on pins AD8 to AD15                       |
| SCK         |                | I/O     | Mode clock SBI SIO mode clock                                                        |
| P33         | 1              | I/O     | Port 33: I/O port                                                                    |
| SO          |                | Output  | Serial send data                                                                     |
| SDA         |                | I/O     | SBI I <sup>2</sup> C bus mode channel data                                           |
| P34         | 1              | I/O     | Port 34: I/O port                                                                    |
| SI          |                | Input   | Serial receive data                                                                  |
| SCL         |                | I/O     | SBI I <sup>2</sup> C bus mode clock                                                  |
| P35         | 1              | I/O     | Port 35: I/O port                                                                    |
| INT0        |                | Input   | Interrupt request pin 0: Interrupt request pin with programmable level/rising edge   |
| P40         | 1              | I/O     | Port 40: I/O port                                                                    |
| TIO         |                | Input   | Timer input 0: Timer 0 input                                                         |
| INT1        |                | Input   | Interrupt request pin 1: Interrupt request pin with rising edge                      |
| P41         | 1              | I/O     | Port 41: I/O port                                                                    |
| TO3         |                | Output  | PWM output 3: 8-bit PWM timer 3 output                                               |
| P42         | 1              | I/O     | Port 42: I/O port                                                                    |
| TI4         |                | Input   | Timer input 4: Timer 4 count/capture trigger signal input                            |
| INT4        |                | Input   | Interrupt request pin 4: Interrupt request pin with programmable rising/falling edge |

Table 2.2.2 Pin Names and Functions (2/3)

| Pin Name                  | Number of Pins | I/O    | Functions                                                                            |
|---------------------------|----------------|--------|--------------------------------------------------------------------------------------|
| P43                       | 1              | I/O    | Port 43: I/O port                                                                    |
| TI5                       |                | Input  | Timer input 5: Timer 4 count/capture trigger signal input                            |
| INT5                      | •              | Input  | Interrupt request pin 5: Interrupt request pin with rising edge                      |
| P44                       | 1              | I/O    | Port 44: I/O port                                                                    |
| TO4                       | •              | Output | Timer output 4: Timer 4 output                                                       |
| P45                       | 1              | I/O    | Port 45: I/O port                                                                    |
| TI6                       |                | Input  | Timer input 6: Timer 5 count/capture trigger signal input                            |
| INT6                      |                | Input  | Interrupt request pin 6: Interrupt request pin with programmable rising/falling edge |
| P46                       | 1              | I/O    | Port 46: I/O port                                                                    |
| TI7                       | •              | Input  | Timer input 7: Timer 5 count/capture trigger signal input                            |
| INT7                      |                | Input  | Interrupt request pin 7: Interrupt request pin with rising edge                      |
| P47                       | 1              | I/O    | Port 47: I/O port                                                                    |
| TO6                       | •              | Output | Timer output 6: Timer 5 output pin                                                   |
| P50 to P52,<br>P54 to P57 | 7              | Input  | Port 50 to 52, port 54 to 57: Input port                                             |
| AN0 to AN2,<br>AN4 to AN7 |                | Input  | Analog input: Analog signal input for AD converter                                   |
| P53                       | 1              | Input  | Port 53: Input port                                                                  |
| AN3                       |                | Input  | Analog input: Analog signal input for AD converter                                   |
| ADTRG                     |                | Input  | AD converter external start trigger input                                            |
| P60                       | 1              | I/O    | Port 60: I/O port (with pull-up resistor)                                            |
| TXD0                      |                | Output | Serial send data 0                                                                   |
| P61                       | 1              | I/O    | Port 61: I/O port (with pull-up resistor)                                            |
| RXD0                      |                | Input  | Serial receive data 0                                                                |
| P62                       | 1              | I/O    | Port 62: I/O port (with pull-up resistor)                                            |
| CTS0                      |                | I/O    | Serial clock I/O 0                                                                   |
| SCLK0                     |                | Input  | Serial data send enable 0 (Clear to send)                                            |
| P63                       | 1              | I/O    | Port 63: I/O port (with pull-up resistor)                                            |
| TXD1                      |                | Output | Serial send data 1                                                                   |
| P64                       | 1              | I/O    | Port 64: I/O port (with pull-up resistor)                                            |
| RXD1                      |                | Input  | Serial receive data 1                                                                |
| P65                       | 1              | I/O    | Port 65: I/O port (with pull-up resistor)                                            |
| CTS1                      |                | I/O    | Serial clock I/O 1                                                                   |
| SCLK1                     |                | Input  | Serial data send enable 1 (Clear to send)                                            |
| P66                       | 1              | I/O    | Port 66: I/O port (Open-drain output)                                                |
| XT1                       |                | Input  | Low-frequency oscillator connecting pin                                              |
| P67                       | 1              | I/O    | Port 67: I/O port (Open-drain output)                                                |
| XT2                       |                | Output | Low-frequency oscillator connecting pin                                              |

Table 2.2.3 Pin Names and Functions (3/3)

| Pin Name    | Number of Pins | I/O          | Functions                                                                                                                                                                            |
|-------------|----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P70         | 1              | I/O          | Port 70: I/O port (High current output available)                                                                                                                                    |
| WAIT        |                | Input        | WAIT: Pin used to request CPU bus wait (It is active in $(1 + N)$ WAIT mode. Set by the bus-width/wait control register.)                                                            |
| P71 to P77  | 7              | I/O          | Port 71 to 77: I/O port (High current output available)                                                                                                                              |
| AVCC        | 1              | Input        | Power supply pin for AD converter                                                                                                                                                    |
| AVSS        | 1              | Input        | GND pin for AD converter (0 V)                                                                                                                                                       |
| VREFH       | 1              | Input        | Pin for high level reference voltage input to AD converter                                                                                                                           |
| VREFL       | 1              | Input        | Pin for low level reference voltage input to AD converter                                                                                                                            |
| NMI         | 1              | Input        | Non-maskable interrupt request pin: Interrupt request pin with falling edge. Can also be operated at falling and rising edges by program.                                            |
| X1          | 1              | Input        | High-frequency oscillator connecting pin                                                                                                                                             |
| X2          | 1              | Output       | High-frequency oscillator connecting pin                                                                                                                                             |
| RESET       | 1              | Input        | Reset: Initializes TMP93PS44. (with pull-up resistor)                                                                                                                                |
| ALE         | 1              | Output       | Address latch enable Can be disabled for reducing noise.                                                                                                                             |
| CLK         | 1              | Output       | Clock output: Outputs "f <sub>SYS</sub> ÷ 2" clock. Pulled-up during reset. Can be disabled for reducing noise.                                                                      |
| ĒĀ          | 1              | Input        | External access: "1" should be inputted                                                                                                                                              |
| AM8/ AM16   | 1              | Input        | Address Mode: Selects external data bus width.  "1" should be inputted. The data bus width for external access is set by chip select/WAIT control register, port 1 control register. |
| VCC         | 2              | Input        | Power supply pin                                                                                                                                                                     |
| VSS         | 2              | Input        | GND pin (All VSS pins are connected to the GND (0 V).)                                                                                                                               |
| TEST1/TEST2 | 2              | Output/Input | TEST1 should be connected with TEST2 pin. Do not connect to any other pins.                                                                                                          |

Note: Built-in pull-up resistors can be released from the pins other than the  $\overline{\text{RESET}}$  pin by software.

# (2) PROM mode

Table 2.2.4 shows pin functions of the TMP93PS44 in PROM mode.

Table 2.2.4 Pin Names and Functions of PROM Mode

| Pin Function                                                                       | Number of<br>Pins | Input/Output | Function                                                                                                                                                                                                                                                                                        | Pin Name (MCU Mode)                |  |  |  |
|------------------------------------------------------------------------------------|-------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|--|--|
| A7 to A0                                                                           | 8                 | Input        |                                                                                                                                                                                                                                                                                                 | P27 to P20                         |  |  |  |
| A15 to A8                                                                          | 8                 | Input        | Memory address of program  Memory data of program  Chip enable  Output control  Program control  y 12.75 V/5 V (Power supply of progra  y 6.25 V/5 V  y 0 V  ut Dispos  Fix to low level (Security pin)  Fix to low level (PROM mode)  Open  Self oscillation with resonator  Fix to high level | P17 to P10                         |  |  |  |
| A16                                                                                | 1                 | Input        |                                                                                                                                                                                                                                                                                                 | P33                                |  |  |  |
| D7 to D0                                                                           | 8                 | I/O          | Memory data of program                                                                                                                                                                                                                                                                          | P07 to P00                         |  |  |  |
| CE                                                                                 | 1                 | Input        | Chip enable                                                                                                                                                                                                                                                                                     | P32                                |  |  |  |
| ŌĒ                                                                                 | 1                 | Input        | Output control                                                                                                                                                                                                                                                                                  | P30                                |  |  |  |
| PGM                                                                                | 1                 | Input        | Program control                                                                                                                                                                                                                                                                                 | P31                                |  |  |  |
| VPP                                                                                | 1                 | Power supply | 12.75 V/5 V (Power supply of program)                                                                                                                                                                                                                                                           | EA                                 |  |  |  |
| VCC                                                                                | 3                 | Power supply | 6.25 V/5 V                                                                                                                                                                                                                                                                                      | VCC, AVCC                          |  |  |  |
| VSS                                                                                | 3                 | Power supply | 0 V                                                                                                                                                                                                                                                                                             | VSS, AVSS                          |  |  |  |
| Pin Function                                                                       | Number of<br>Pins | Input/Output | Disposal of Pin                                                                                                                                                                                                                                                                                 |                                    |  |  |  |
| P60                                                                                | 1                 | Input        | Fix to low level (Security pin)                                                                                                                                                                                                                                                                 |                                    |  |  |  |
| RESET                                                                              | 1                 | Input        | Fix to low lovel (PROM mode)                                                                                                                                                                                                                                                                    |                                    |  |  |  |
| CLK                                                                                | 1                 | Input        | FIX to low level (FROM filode)                                                                                                                                                                                                                                                                  |                                    |  |  |  |
| ALE                                                                                | 1                 | Output       | Open                                                                                                                                                                                                                                                                                            |                                    |  |  |  |
| X1                                                                                 | 1                 | Input        | Solf oscillation with resonator                                                                                                                                                                                                                                                                 |                                    |  |  |  |
| X2                                                                                 | 1                 | Output       | Sell Oscillation with resonator                                                                                                                                                                                                                                                                 |                                    |  |  |  |
| P66 to P61<br>AM8/ AM16                                                            | 7                 | Input        | Fix to high level                                                                                                                                                                                                                                                                               |                                    |  |  |  |
| TEST1/TEST2                                                                        | 2                 | Input/Output | TEST1 should be connected with TEST pins.                                                                                                                                                                                                                                                       | 2 pin. Do not connect to any other |  |  |  |
| P35, P34<br>P47 to P40<br>P57 to P50<br>P67<br>P77 to P70<br>VREFH<br>VREFL<br>NMI | 30                | I/O          | Open                                                                                                                                                                                                                                                                                            |                                    |  |  |  |

# 3. Operation

This section describes the functions and basic operational blocks of the TMP93PS44.

The TMP93PS44 has PROM in place of the mask ROM which is included in the TMP93CS44. The other configuration and functions are the same as the TMP93CS44. Regarding the function of the TMP93PS44 (Not described), see the part of TMP93CS44.

The TMP93PS44 has two operational modes: MCU mode and PROM mode.

#### 3.1 MCU Mode

#### (1) Mode-setting and function

The MCU mode is set by opening the CLK pin (Pin open). In the MCU mode, the operation is same as TMP93CS44.

# (2) Memory map

The memory map of TMP93PS44 is same as that of TMP93CS44. Figure 3.1.1 shows the memory map in MCU mode. Figure 3.1.2 show that in PROM mode.



Figure 3.1.1 Memory Map in MCU Mode

Figure 3.1.2 Memory Map in PROM Mode

#### 3.2 PROM Mode

(1) Mode setting and function

PROM mode is set by setting the  $\overline{\text{RESET}}$  and CLK pins to the "L" level. The programming and verification for the internal PROM is achieved by using a general EPROM programmer with the adaptor socket.

1. Preparation of OTP adaptor

BM11128: for TMP93PS44F

2. Setting of OTP adaptor

The switch (SW1) is set to N side.

- 3. Setting of PROM writer
  - i) Set PROM type to TC 571000D.

Size: 1 Mbits (128 K × 8 bits)

VPP: 12.75 V

tpw: 100 μs

Electric signature mode: None

ii) Data transmittion

In TMP93PS44, PROM is placed on addresses 00000 to 0FFFFH in PROM mode, and addresses FF0000H to FFFFFFH in MCU mode. Therefore data should be transferred to addresses 00000 to 0FFFFH in PROM mode using the object converter (tuconv) or the block transfer mode. (See instruction manual of PROM programmer.)

iii) Setting of the program address

Start address: 00000H

End address: 0FFFFH

Using PROM programmer which can not set the programming address, set FFH at addresses 10000H to 1FFFFH.

#### 4. Programming

Program and verify according to operating process of PROM programmer.

Figure 3.2.1 shows the setting of the pins in PROM mode.

93PS44-9 2004-02-10

Figure 3.2.1 shows the setting of pins in PROM mode.



Figure 3.2.1 PROM Mode Pin Setting

#### (2) Caution for electric signature

The TMP93PS44 dose not support the electric signature mode (Hereinafter referred to as "signature"). If PROM programmer used the signature, the device would be damaged because of applying voltage of  $12 \pm 0.5$  V to pin 9 (A9) of the address.

Please use without setting the signature.

#### (3) Program mode

All bits of the TMP93PS44 are "1" when delivered (The erase state). Data "0" is written in the necessary bit location during program operating.

Writing function can be operated at VPP = 12.5 V,  $\overline{OE} = VIH$ ,  $\overline{CE} = VIL$ . Built-in one time PROM can be written in any sequence. It is possible to write only special address.

#### (4) Adopter socket (BM11128: for TMP93PS44)

BM11128 is the adapter sockets to write data into the TMP93PS44. The TMP93PS44 has built-in one time PROM using a general EPROM programmer.

(5) Program storing area of PROM mode

The TMP93PS44 has the program space (FF0000H to FFFFFFH) of 64 Kbytes. The address 0000H to FFFFH of PROM mode equals to the address FF0000H to FFFFFFH of MCU mode.

- (6) Program write setting method using a general PROM programmer
  - PROM to be prepared should equal to TC571000D functions.
  - 1. Set the switch (SW1) of BM11128 (hereinafter referred to as "adapter") to the program side (NOR) (Note 1).
  - 2. Connect MCU to the adapter (Note 2).
  - 3. Connect the adapter to PROM programmer (Note 2).
  - 4. Set the PROM type of PROM programmer to TC571000D.
  - 5. Set the start address for writing PROM to 0000H, and the end address to FFFFH (Note 3).
  - 6. Writing to built-in one time PROM and verifying should be operated according to the operation procedures of PROM programmer.
  - Note 1: If data is written to built-in one time PROM without setting the switch (SW1) to the program side, the device would be damaged.
  - Note 2: Please set with the first pin of the adapter and that of PROM programmer socket matched. If the first pin is conversely set, MCU or programmer would be damaged.
  - Note 3: If data "0" is written to the address which is over FFFFH, the contents of the original program would be damaged because of writing "0" to the addresses 0000H to FFFFH.

#### (7) Programming flow chart

The programming mode is set by applying 12.75 V (Programming voltage) to the VPP pin when the following pins are set as follows,

(VCC: 6.25 V, RESET: "L" level, CLK: "L" level).

While address and data are fixed and  $\overline{\text{CE}}$  pin is set to "L" level, 0.1 ms of "L" level pulse is applied to  $\overline{\text{PGM}}$  pin to program the data.

Then the data in the address is verified.

If the programmed data is incorrect, another 0.1 ms pulse is applied to  $\overline{PGM}$  pin.

This programming procedure is repeated until correct data is read from the address. (25 times maximum)

Subsequently, all data are programmed in all addresses.

The verification for all data is done under the condition of  $V_{PP} = V_{CC} = 5 \text{ V}$  after all data were written.

Figure 3.2.2 shows the programming flowchart.



Figure 3.2.2 Flowchart (High-speed program writing)

#### (8) Security bit

The TMP93PS44 has a security bit in PROM cell.

If the security bit is programmed to "0", the content of the PROM is disable to be read (FFH data) in PROM mode.

(How to program the security bit.)

The difference from the programming procedures described in section 3.2 (1) "Mode setting and function" are as follows.

1. Setting OTP adaptor

Set the switch (SW1) to S side.

- 2. Setting PROM programmer
  - i) Transferring the data
  - ii) Setting of programming address

The security bit is in bit0 of address 00000H.

Set the start address 00000H and the end address 00000H.

Set the data FEH at the address 00000H.

# 4. Electrical Characteristics

# 4.1 Maximum Ratings (TMP93PS44)

"X" used in an expression shows a cycle of clock f<sub>FPH</sub> selected by SYSCR1<SYSCK>. If a clock gear or a low speed oscillator is selected, a value of "X" is different. The value as an example is calculated at fc, gear = 1/fc (SYSCR1<SYSCK, GEAR2:0> = "0000")

| Parameter                            | Symbol              | Ra            | ating                    | Unit |
|--------------------------------------|---------------------|---------------|--------------------------|------|
| Power supply voltage                 | V <sub>CC</sub>     | -0.5          | 5 to 6.5                 |      |
| Input voltage                        | V                   | except EA pin | $-0.5$ to $V_{CC} + 0.5$ | V    |
|                                      | V <sub>IN</sub>     | EA pin        |                          |      |
| Output current (Per 1 pin) P7        | I <sub>OL1</sub>    |               |                          |      |
| Output current (Per 1 pin) except P7 | I <sub>OL2</sub>    |               |                          |      |
| Output current (P7 total)            | $\Sigma I_{OL1}$    |               | mA                       |      |
| Output current (Total)               | $\Sigma I_{OL}$     |               | 120                      |      |
| Output current (Total)               | $\Sigma$ lOH        | -             | -80                      |      |
| Power dissipation (Ta = 85°C)        | $P_{D}$             | ;             | 350                      | mW   |
| Soldering temperature (10 s)         | T <sub>SOLDER</sub> | 2             |                          |      |
| Storage temperature                  | T <sub>STG</sub>    | -65           | to 150                   | °C   |
| Operating temperature                | T <sub>OPR</sub>    | -40           | ) to 85                  |      |

Note: The maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no maximum rating value will ever be exceeded.

# 4.2 DC Characteristics (1/2)

 $Ta = -40 \text{ to } 85^{\circ}C$ 

|                  | Parameter                | Symbol           | Condit                                    | ion                        | Min                   | Typ. (Note)        | Max                   | Unit |
|------------------|--------------------------|------------------|-------------------------------------------|----------------------------|-----------------------|--------------------|-----------------------|------|
|                  | oply voltage             | .,               | fc = 4 to 20 MHz                          | fs = 30 to                 | 4.5                   |                    | 5.5                   |      |
| (AV <sub>S</sub> | $S = V_{SS} = 0 V$       | V <sub>CC</sub>  | fc = 4 to 12.5 MHz                        | 34 kHz                     | 2.7                   |                    | 5.5                   |      |
| Input low        | AD0 to AD15              | V                | $V_{CC} \ge 4.5 \text{ V}$                | •                          |                       |                    | 0.8                   |      |
| voltage          | AD0 10 AD 15             | V <sub>IL</sub>  | $V_{CC} < 4.5 \ V$                        |                            |                       |                    | 0.6                   |      |
|                  | Port 2 to 7 (except P35) | V <sub>IL1</sub> |                                           |                            | -0.3                  |                    | 0.3V <sub>CC</sub>    |      |
|                  | RESET, NMI, INTO         | $V_{IL2}$        | V <sub>CC</sub> = 2.7 to 5.5 V            |                            | -0.3                  |                    | 0.25V <sub>CC</sub>   |      |
|                  | EA , AM8/ AM16           | V <sub>IL3</sub> |                                           |                            |                       | 0.3                |                       |      |
|                  | X1                       | $V_{IL4}$        |                                           |                            |                       | 0.2V <sub>CC</sub> | V                     |      |
| Input high       | AD0 to AD15              | V                | V <sub>CC</sub> ≥ 4.5 V                   |                            | 2.2                   |                    |                       |      |
| voltage          | AD0 10 AD 15             | V <sub>IH</sub>  | $V_{CC} < 4.5 \ V$                        |                            | 2.0                   |                    |                       |      |
|                  | Port 2 to 7 (except P35) | V <sub>IH1</sub> |                                           |                            | 0.7V <sub>CC</sub>    |                    | V 103                 |      |
|                  | RESET, NMI, INTO         | $V_{\text{IH2}}$ | $V_{CC} = 2.7 \text{ to } 5.5 \text{ V}$  |                            | 0.75V <sub>CC</sub>   |                    | V <sub>CC</sub> + 0.3 |      |
|                  | EA , AM8/ AM16           | V <sub>IH3</sub> | VCC = 2.7 to 3.3 v                        |                            | V <sub>CC</sub> – 0.3 |                    |                       |      |
|                  | X1                       | $V_{\text{IH4}}$ |                                           |                            | 0.8V <sub>CC</sub>    |                    |                       |      |
| Output low       | voltage                  | V <sub>OL</sub>  | $I_{OL} = 1.6 \text{ mA}$ (VCC)           | = 2.7 to 5.5 V)            |                       |                    | 0.45                  |      |
|                  |                          |                  | $V_{OL} = 1.0 \text{ V}$ (V <sub>CC</sub> | $z = 5 \text{ V} \pm 10\%$ | 16                    |                    |                       |      |
| Output low       | current (P7)             | I <sub>OL7</sub> | $V_{OL} = 1.0 \text{ V}$ $(V_{CC})$       | ; = 3 V ± 10%)             | 7                     |                    |                       | mA   |
| Output hig       | Output high voltage      |                  | $I_{OH} = -400 \mu A$                     | c = 3 V ± 10%)             | 2.4                   |                    |                       | V    |
| Output filg      |                          |                  | $I_{OH} = -400 \mu A$ (V <sub>CO</sub>    | c = 5 V ± 10%)             | 4.2                   |                    |                       | V    |

Note: Typical values are for Ta =  $25^{\circ}$ C and V<sub>CC</sub> = 5 V unless otherwise noted.

# DC Characteristics (2/2)

| Parameter                                    | Symbol                    | Cond                                                                                        | lition  | Min  | Typ.(Note 1) | Max  | Unit  |  |
|----------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------|---------|------|--------------|------|-------|--|
| Darlington drive current (8 output pins max) | I <sub>DAR</sub> (Note 2) | $V_{EXT} = 1.5 \text{ V}$ $R_{EXT} = 1.1 \text{ k}\Omega$ $(V_{CC} = 5 \text{ V} \pm 10\%)$ | % only) | -1.0 |              | -3.5 | mA    |  |
| Input leakage current                        | ILI                       | $0.0 \leq V_{IN} \leq V_{CC}$                                                               |         |      | 0.02         | ±5   |       |  |
| Output leakage current                       | I <sub>LO</sub>           | $0.2 \leq V_{IN} \leq V_{CC}$                                                               | - 0.2   |      | 0.05         | ±10  | μА    |  |
| Power down voltage (at STOP, RAM backup)     | V <sub>STOP</sub>         | $V_{IL2} = 0.2V_{CC},$<br>$V_{IH2} = 0.8V_{CC}$                                             |         | 2.0  |              | 6.0  | V     |  |
|                                              |                           | $V_{CC} = 5.5 \text{ V}$                                                                    |         | 45   |              | 130  |       |  |
| RESET pull-up resistance                     | D                         | $V_{CC} = 4.5 \text{ V}$                                                                    |         | 50   |              | 160  | kΩ    |  |
| RESET pull-up resistance                     | R <sub>RST</sub>          | $V_{CC} = 3.3 \text{ V}$                                                                    |         | 70   |              | 280  | 7 KS2 |  |
|                                              |                           | V <sub>CC</sub> = 2.7 V                                                                     |         | 90   |              | 400  | 1     |  |
| Pin capacitance                              | C <sub>IO</sub>           | fc = 1 MHz                                                                                  |         |      |              | 10   | pF    |  |
| Schmitt width RESET, NMI, INTO               | V <sub>TH</sub>           |                                                                                             |         | 0.4  | 1.0          |      | V     |  |
|                                              |                           | V <sub>CC</sub> = 5.5 V                                                                     |         | 45   |              | 130  |       |  |
| Programmable pull-up resistance              |                           | V <sub>CC</sub> = 4.5 V                                                                     |         | 50   |              | 160  | ٠     |  |
|                                              | R <sub>KH</sub>           | V <sub>CC</sub> = 3.3 V                                                                     |         | 70   |              | 280  | kΩ    |  |
|                                              |                           | $V_{CC} = 2.7 \text{ V}$                                                                    |         | 90   |              | 400  | 7     |  |
| NORMAL (Note 3)                              |                           |                                                                                             |         |      | 19           | 25   |       |  |
| RUN                                          | 1                         | $V_{CC} = 5 \text{ V} \pm 10\%$                                                             | ,       |      | 17           | 25   | 1     |  |
| IDLE2                                        | 1                         | fc = 20 MHz                                                                                 |         |      | 12           | 17   | 1     |  |
| IDLE1                                        | 1                         |                                                                                             |         |      | 3.5          | 5    | ٦ , ا |  |
| NORMAL (Note 3)                              | 1                         |                                                                                             |         |      | 6.5          | 10   | mA    |  |
| RUN                                          | 1                         | $V_{CC} = 3 V \pm 10\%$<br>fc = 12.5 MHz                                                    | ó       |      | 5.0          | 9    | 1     |  |
| IDLE2                                        | 1                         | (Typ.: $V_{CC} = 3.0$                                                                       | V)      |      | 4.5          | 6.5  | 1     |  |
| IDLE1                                        | Icc                       | (1)p.: 100 = 0.0                                                                            | • ,     |      | 0.8          | 1.5  | 1     |  |
| SLOW (Note 3)                                | 7                         |                                                                                             |         |      | 20           | 35   |       |  |
| RUN                                          | 7                         | $V_{CC} = 3 \text{ V} \pm 10\%$                                                             | ó       |      | 16           | 30   | 1     |  |
| IDLE2                                        | 7                         | fs = 32.768  kHz<br>(Typ.: $V_{CC} = 3.0 \text{ V}$ )                                       |         |      | 15           | 25   | 1     |  |
| IDLE1                                        | 7                         |                                                                                             |         |      | 5            | 15   | μА    |  |
|                                              | 7                         |                                                                                             |         |      |              | 10   | ]     |  |
| STOP                                         |                           |                                                                                             |         |      | 0.2          | 20   | 1     |  |
|                                              |                           |                                                                                             |         |      |              | 50   | ]     |  |

Note 1: Typical values are for Ta =  $25^{\circ}$ C and  $V_{CC} = 5$  V unless otherwise noted.

Note 2:  $I_{\text{DAR}}$  is guranteed for total of up to 8 ports.

Note 3:  $I_{CC}$  measurement conditions (NORMAL, SLOW): Only CPU is operational; output pins are open and input pins are fixed.



# 4.3 AC Electrical Characteristics

(1)  $V_{CC} = 5 \text{ V} \pm 10\%$ 

| No.  | Parameter                                                                                                                        | Symbol            | Vari      | able       | 16 N | ЛHz | 20 N | ИHz | Unit  |
|------|----------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------|------------|------|-----|------|-----|-------|
| INO. | raiailietei                                                                                                                      | Symbol            | Min       | Max        | Min  | Max | Min  | Max | Offic |
| 1    | Osc. period (= X)                                                                                                                | tosc              | 50        | 31250      | 62.5 |     | 50   |     | ns    |
| 2    | CLK pulse width                                                                                                                  | tCLK              | 2X - 40   |            | 85   |     | 60   |     | ns    |
| 3    | A0 to A23 valid $\rightarrow$ CLK hold                                                                                           | t <sub>AK</sub>   | 0.5X - 20 |            | 11   |     | 5    |     | ns    |
| 4    | CLK valid → A0 to A23 hold                                                                                                       | t <sub>KA</sub>   | 1.5X – 70 |            | 24   |     | 5    |     | ns    |
| 5    | A0 to A15 valid → ALE fall                                                                                                       | $t_{AL}$          | 0.5X – 15 |            | 16   |     | 10   |     | ns    |
| 6    | ALE fall $\rightarrow$ A0 to A15 hold                                                                                            | $t_{LA}$          | 0.5X - 20 |            | 11   |     | 5    |     | ns    |
| 7    | ALE high pulse width                                                                                                             | t <sub>LL</sub>   | X – 40    |            | 23   |     | 10   |     | ns    |
| 8    | ALE fall $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                        | t <sub>LC</sub>   | 0.5X - 25 |            | 6    |     | 0    |     | ns    |
| 9    | $\overline{RD}$ / $\overline{WR}$ rise $\rightarrow$ ALE rise                                                                    | t <sub>CL</sub>   | 0.5X - 20 |            | 11   |     | 5    |     | ns    |
| 10   | A0 to A15 valid $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                 | t <sub>ACL</sub>  | X – 25    |            | 38   |     | 25   |     | ns    |
| 11   | A0 to A23 valid $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                 | t <sub>ACH</sub>  | 1.5X - 50 |            | 44   |     | 25   |     | ns    |
| 12   | $\overline{RD}$ / $\overline{WR}$ rise $\rightarrow$ A0 to A23 hold                                                              | t <sub>CA</sub>   | 0.5X - 25 |            | 6    |     | 0    |     | ns    |
| 13   | A0 to A15 valid $\rightarrow$ D0 to D15 input                                                                                    | t <sub>ADL</sub>  |           | 3.0X - 55  |      | 133 |      | 95  | ns    |
| 14   | A0 to A23 valid $\rightarrow$ D0 to D15 input                                                                                    | t <sub>ADH</sub>  |           | 3.5X - 65  |      | 154 |      | 110 | ns    |
| 15   | $\overline{RD}$ fall $\rightarrow$ D0 to D15 input                                                                               | t <sub>RD</sub>   |           | 2.0X - 60  |      | 65  |      | 40  | ns    |
| 16   | RD low pulse width                                                                                                               | t <sub>RR</sub>   | 2.0X - 40 |            | 85   |     | 60   |     | ns    |
| 17   | $\overline{RD}$ rise $\rightarrow$ D0 to D15 hold                                                                                | t <sub>HR</sub>   | 0         |            | 0    |     | 0    |     | ns    |
| 18   | $\overline{RD}$ rise $\rightarrow$ A0 to A15 output                                                                              | t <sub>RAE</sub>  | X – 15    |            | 48   |     | 35   |     | ns    |
| 19   | WR low pulse width                                                                                                               | t <sub>WW</sub>   | 2.0X - 40 |            | 85   |     | 60   |     | ns    |
| 20   | D0 to D15 valid $\rightarrow \overline{WR}$ rise                                                                                 | t <sub>DW</sub>   | 2.0X - 55 |            | 70   |     | 45   |     | ns    |
| 21   | $\overline{\text{WR}}$ rise $\rightarrow$ D0 to D15 hold                                                                         | t <sub>WD</sub>   | 0.5X – 15 |            | 16   |     | 10   |     | ns    |
| 22   | A0 to A23 valid $\rightarrow \overline{\text{WAIT}}$ input $ \begin{pmatrix} \text{(1+N) WAIT} \\ \text{mode} \end{pmatrix} $    | t <sub>AWH</sub>  |           | 3.5X - 90  |      | 129 |      | 85  | ns    |
| 23   | A0 to A15 valid $\rightarrow \overline{\text{WAIT}}$ input $ \begin{pmatrix} (1 + N) \text{ WAIT} \\ \text{mode} \end{pmatrix} $ | t <sub>AWL</sub>  |           | 3.0X - 80  |      | 108 |      | 70  | ns    |
| 24   | $\overline{\text{RD}}  /  \overline{\text{WR}}    \text{fall}  	o   \overline{\text{WAIT}}     \text{hold}                   $   | t <sub>CW</sub>   | 2.0X + 0  |            | 125  |     | 100  |     | ns    |
| 25   | A0 to A23 valid $\rightarrow$ Port input                                                                                         | t <sub>APH</sub>  |           | 2.5X - 120 |      | 36  |      | 5   | ns    |
| 26   | A0 to A23 valid $\rightarrow$ Port hold                                                                                          | t <sub>APH2</sub> | 2.5X + 50 |            | 206  |     | 175  |     | ns    |
| 27   | $\overline{\text{WR}}$ rise $\rightarrow$ Port valid                                                                             | t <sub>CP</sub>   |           | 200        |      | 200 |      | 200 | ns    |

#### AC measuring conditions

• Output level: High 2.2 V/Low 0.8 V, CL = 50 pF

(However CL = 100 pF for AD0 to AD15, A0 to A23, ALE,  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{HWR}$ , CLK)

• Input level: High 2.4 V/Low 0.45 V (AD0 to AD15)

High  $0.8 \times V_{CC}/Low~0.2 \times V_{CC}$  (except for AD0 to AD15)

# (2) $V_{CC} = 3 V \pm 10\%$

| No.  | Parameter                                                                                                                                                                              | Symbol               | Vari       | able       | 12.5 | MHz                                          | Unit  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|------------|------|----------------------------------------------|-------|
| INO. | Faiametei                                                                                                                                                                              | Symbol               | Min        | Max        | Min  | MHz<br>Max<br>130<br>155<br>45<br>150<br>140 | Offic |
| 1    | Osc. period ( = X)                                                                                                                                                                     | tosc                 | 80         | 31250      | 80   |                                              | ns    |
| 2    | CLK pulse width                                                                                                                                                                        | tCLK                 | 2X – 40    |            | 120  |                                              | ns    |
| 3    | A0 to A23 valid $\rightarrow$ CLK hold                                                                                                                                                 | t <sub>AK</sub>      | 0.5X - 30  |            | 10   |                                              | ns    |
| 4    | CLK valid $\rightarrow$ A0 to A23 hold                                                                                                                                                 | t <sub>KA</sub>      | 1.5X - 80  |            | 40   |                                              | ns    |
| 5    | A0 to A15 valid $\rightarrow$ ALE fall                                                                                                                                                 | $t_{AL}$             | 0.5X - 35  |            | 5    |                                              | ns    |
| 6    | ALE fall $\rightarrow$ A0 to A15 hold                                                                                                                                                  | $t_{LA}$             | 0.5X - 35  |            | 5    |                                              | ns    |
| 7    | ALE high pulse width                                                                                                                                                                   | t <sub>LL</sub>      | X – 60     |            | 20   |                                              | ns    |
| 8    | ALE fall $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                                                              | t <sub>LC</sub>      | 0.5X - 35  |            | 5    |                                              | ns    |
| 9    | $\overline{RD}/\overline{WR}rise \to ALErise$                                                                                                                                          | t <sub>CL</sub>      | 0.5X – 40  |            | 0    |                                              | ns    |
| 10   | A0 to A15 valid $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                                                       | t <sub>ACL</sub>     | X – 50     |            | 30   |                                              | ns    |
| 11   | A0 to A23 valid $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                                                       | t <sub>ACH</sub>     | 1.5X – 50  |            | 70   |                                              | ns    |
| 12   | $\overline{RD}$ / $\overline{WR}$ rise $\rightarrow$ A0 to A23 hold                                                                                                                    | t <sub>CA</sub>      | 0.5X - 40  |            | 0    |                                              | ns    |
| 13   | A0 to A15 valid $\rightarrow$ D0 to D15 input                                                                                                                                          | t <sub>ADL</sub>     |            | 3.0X – 110 |      | 130                                          | ns    |
| 14   | A0 to A23 valid $\rightarrow$ D0 to D15 input                                                                                                                                          | tadh                 |            | 3.5X - 125 |      | 155                                          | ns    |
| 15   | $\overline{RD}$ fall $\rightarrow$ D0 to D15 input                                                                                                                                     | t <sub>RD</sub>      |            | 2.0X - 115 |      | 45                                           | ns    |
| 16   | RD low pulse width                                                                                                                                                                     | t <sub>RR</sub>      | 2.0X - 40  |            | 120  |                                              | ns    |
| 17   | $\overline{RD}$ rise $\rightarrow$ D0 to D15 hold                                                                                                                                      | t <sub>HR</sub>      | 0          |            | 0    |                                              | ns    |
| 18   | $\overline{RD}$ rise $\rightarrow$ A0 to A15 output                                                                                                                                    | t <sub>RAE</sub>     | X – 25     |            | 55   |                                              | ns    |
| 19   | WR low pulse width                                                                                                                                                                     | t <sub>WW</sub>      | 2.0X - 40  |            | 120  |                                              | ns    |
| 20   | D0 to D15 valid $\rightarrow \overline{WR}$ rise                                                                                                                                       | t <sub>DW</sub>      | 2.0X - 120 |            | 40   |                                              | ns    |
| 21   | $\overline{\text{WR}}$ rise $\rightarrow$ D0 to D15 hold                                                                                                                               | t <sub>WD</sub>      | 0.5X - 40  |            | 0    |                                              | ns    |
| 22   | A0 to A23 valid $\rightarrow \overline{\text{WAIT}}$ input $ \begin{pmatrix} (1+N) \text{ WA} \\ \text{mode} \end{pmatrix} $                                                           | IT) t <sub>AWH</sub> |            | 3.5X – 130 |      | 150                                          | ns    |
| 23   | A0 to A15 valid $\rightarrow \overline{\text{WAIT}}$ input $\begin{pmatrix} (1+N) \text{ WA} \\ \text{mode} \end{pmatrix}$                                                             | J tawl               |            | 3.0X - 100 |      | 140                                          | ns    |
| 24   | $\overline{\text{RD}} / \overline{\text{WR}} \text{ fall} \rightarrow \overline{\text{WAIT}} \text{ hold} \qquad \qquad \begin{pmatrix} (1+N) \text{ WA} \\ \text{mode} \end{pmatrix}$ | IT) t <sub>CW</sub>  | 2.0X + 0   |            | 160  |                                              | ns    |
| 25   | A0 to A23 valid $\rightarrow$ Port input                                                                                                                                               | t <sub>APH</sub>     |            | 2.5X - 195 |      | 5                                            | ns    |
| 26   | A0 to A23 valid $\rightarrow$ Port hold                                                                                                                                                | t <sub>APH2</sub>    | 2.5X + 50  |            | 250  |                                              | ns    |
| 27   | $\overline{\text{WR}}$ rise $\rightarrow$ Port valid                                                                                                                                   | t <sub>CP</sub>      | _          | 200        |      | 200                                          | ns    |

# AC measuring conditions

• Output level: High  $0.7 \times V_{CC}/Low \ 0.3 \times V_{CC}, \ CL = 50 \ pF$ 

• Input level: High  $0.9 \times V_{CC}/Low \ 0.1 \times V_{CC}$ 

# (3) Read cycle



Note: Since the CPU accesses the internal area to read data from a port, the control signals of external pins such as  $\overline{\text{RD}}$  and  $\overline{\text{CS}}$  are not enabled. Therefore, the above waveform diagram should be regarded as depicting internal operation. Please also note that the timing and AC characteristics of port input/output shown above are typical representation. For details, contact your local Toshiba sales representative.



Note: Since the CPU accesses the internal area to write data to a port, the control signals of external pins such as  $\overline{\text{WR}}$  and  $\overline{\text{CS}}$  are not enabled. Therefore, the above waveform diagram should be regarded as depicting internal operation. Please also note that the timing and AC characteristics of port input/output shown above are typical representation. For details, contact your local Toshiba sales representative.

# 4.4 Serial Channel Timing

#### (1) I/O interface mode

#### 1. SCLK input mode

| Parameter                                       | Symbol           |                                  | able                        |         | 8 MHz<br>ote) | 12.5    | MHz | 20 N   | 1Hz | Unit |
|-------------------------------------------------|------------------|----------------------------------|-----------------------------|---------|---------------|---------|-----|--------|-----|------|
|                                                 |                  | Min                              | Max                         | Min     | Max           | Min     | Max | Min    | Max |      |
| SCLK cycle                                      | tscy             | 16X                              |                             | 488 μs  |               | 1.28 μs |     | 0.8 μs |     | ns   |
| Output data $\rightarrow$ Falling edge of SCLK  | toss             | t <sub>SCY</sub> /2 – 5X –<br>50 |                             | 91.5 μs |               | 190     |     | 100    |     | ns   |
| SCLK rising/falling edge  → Output data hold    | tons             | 5X – 100                         |                             | 152 μs  |               | 300     |     | 150    |     | ns   |
| SCLK rising/falling edge → Input data hold      | t <sub>HSR</sub> | 0                                |                             | 0       |               | 0       |     | 0      |     | ns   |
| SCLK rising/falling edge → Effective data input | t <sub>SRD</sub> |                                  | t <sub>SCY</sub> – 5X – 100 |         | 336 μs        |         | 780 |        | 450 | ns   |

Note 1: When fs is used as system clock or fs divided by 4 is used as input clock to prescaler.

Note 2: SCLK rising/falling timing; SCLK rising in the rising mode of SCLK, SCLK falling in the falling mode of SCLK.

# 2. SCLK output mode

| Parameter                               | Symbol | Vari                        | 32.768<br>(Note             |        | 12 5   |         | 5 MHz 20  |        | MHz      | Unit |
|-----------------------------------------|--------|-----------------------------|-----------------------------|--------|--------|---------|-----------|--------|----------|------|
|                                         |        | Min                         | Max                         | Min    | Max    | Min     | Max       | Min    | Max      |      |
| SCLK cycle (Programmable)               | tscy   | 16X                         | 8192X                       | 488 μs | 250 ms | 1.28 μs | 655.36 μs | 0.8 μs | 409.6 μs | ns   |
| Output data  → SCLK rising edge         | toss   | t <sub>SCY</sub> – 2X – 150 |                             | 427 μs |        | 970     |           | 550    |          | ns   |
| SCLK rising edge  → Output data hold    | tons   | 2X - 80                     |                             | 60 μs  |        | 80      |           | 20     |          | ns   |
| SCLK rising edge  → Input data hold     | tHSR   | 0                           |                             | 0      |        | 0       |           | 0      |          | ns   |
| SCLK rising edge → Effective data input | tSRD   |                             | t <sub>SCY</sub> – 2X – 150 |        | 428 μs |         | 970       |        | 550      | ns   |

Note: When fs is used as system clock or fs divided by 4 is used as input clock to prescaler.



(2) UART mode (SCLK0 and SCLK1 are external input)

| Parameter                   | Symbol | Vari    | able | 32.768<br>(No |     | 12.5 | 5 MHz | 20  | MHz | Unit |
|-----------------------------|--------|---------|------|---------------|-----|------|-------|-----|-----|------|
|                             |        | Min     | Max  | Min           | Max | Min  | Max   | Min | Max |      |
| SCLK cycle                  | tscy   | 4X + 20 |      | 122 μs        |     | 340  |       | 220 |     | ns   |
| SCLK Low level pulse width  | tscyl  | 2X + 5  |      | 6 μs          |     | 165  |       | 105 |     | ns   |
| SCLK High level pulse width | tscyh  | 2X + 5  |      | 6 μs          |     | 165  |       | 105 |     | ns   |

Note: When fs is used as system clock or fs divided by 4 is used as input clock to prescaler.

# 4.5 AD Conversion Characteristics

 $AV_{CC} = V_{CC}$ ,  $AV_{SS} = V_{SS}$ 

|                                            |                                            |                                          |                         | - 00            | 00, 00                  | 00   |
|--------------------------------------------|--------------------------------------------|------------------------------------------|-------------------------|-----------------|-------------------------|------|
| Parameter                                  | Symbol                                     | Power Supply                             | Min                     | Тур.            | Max                     | Unit |
| Analog reference voltage (+)               | V <sub>REFH</sub>                          | $V_{CC} = 5 V \pm 10\%$                  | $V_{CC} - 0.2 V$        | V <sub>CC</sub> | V <sub>CC</sub>         |      |
| Analog reference voltage (+)               | VKEFH                                      | $V_{CC}=3~V\pm10\%$                      | V <sub>CC</sub> – 0.2 V | V <sub>CC</sub> | V <sub>CC</sub>         |      |
| Analog reference voltage ( – )             | V <sub>REFL</sub>                          | $V_{CC}=5~V\pm10\%$                      | V <sub>SS</sub>         | $V_{SS}$        | V <sub>SS</sub> + 0.2 V | V    |
| Analog reference voltage ( - )             | V KEFL                                     | $V_{CC}=3~V\pm10\%$                      | V <sub>SS</sub>         | $V_{SS}$        | V <sub>SS</sub> + 0.2 V |      |
| Analog input voltage range                 | V <sub>AIN</sub>                           |                                          | $V_{REFL}$              |                 | V <sub>REFH</sub>       |      |
| Analog current for analog                  |                                            | $V_{CC}=5~V\pm10\%$                      |                         | 0.5             | 1.5                     |      |
| reference voltage<br><vrefon> = 1</vrefon> | I <sub>REF</sub> (V <sub>REFL</sub> = 0 V) | $V_{CC} = 3 V \pm 10\%$                  |                         | 0.3             | 0.9                     | mA   |
| <vrefon> = 0</vrefon>                      |                                            | $V_{CC} = 2.7 \text{ to } 5.5 \text{ V}$ |                         | 0.02            | 5.0                     | μА   |
| Error                                      |                                            | $V_{CC} = 5 V \pm 10\%$                  |                         | ±1.0            | ±3.0                    | LSB  |
| (except quantization errors)               | _                                          | $V_{CC} = 3 V \pm 10\%$                  |                         | ±1.0            | ±5.0                    | LOD  |

Note 1:  $1LSB = (V_{REFH} - V_{REFL})/2^{10} [V]$ 

Note 2: The operation above is guaranteed for  $f_{\text{FPH}} \ge 4 \text{ MHz}$ .

Note 3: The value  $I_{\mbox{\footnotesize{CC}}}$  includes the current which flows through the AVCC pin.

# 4.6 Event Counter Input Clock (external input clock: TI0, TI4, TI5, TI6, TI7)

| Parameter                    | Symbol            | Vari     | able | 12.5 | MHz | 20 N | ИHz | Unit  |
|------------------------------|-------------------|----------|------|------|-----|------|-----|-------|
| Faianietei                   | statiletei Symbol | Min      | Max  | Min  | Max | Min  | Max | Offic |
| Clock cycle                  | t <sub>VCK</sub>  | 8X + 100 |      | 740  |     | 500  |     | ns    |
| Low level clock pulse width  | t <sub>VCKL</sub> | 4X + 40  |      | 360  |     | 240  |     | ns    |
| High level clock pulse width | tvckh             | 4X + 40  |      | 360  |     | 240  |     | ns    |

# 4.7 Interrupt and Capture Operation

# (1) $\overline{\text{NMI}}$ , INT0 interrupts

| Parameter                        | Svmbol             | Vari | able | 12.5 | MHz | 20 N | ИHz | Unit  |
|----------------------------------|--------------------|------|------|------|-----|------|-----|-------|
| Falametei                        | Symbol             | Min  | Max  | Min  | Max | Min  | Max | Offic |
| NMI, INTO low level pulse width  | tINTAL             | 4X   |      | 320  |     | 200  |     | ns    |
| NMI, INT0 high level pulse width | t <sub>INTAH</sub> | 4X   |      | 320  |     | 200  |     | ns    |

# (2) INT1, INT4 to INT7 interrupts and capture

| Parameter                                 | Symbol             | Vari     | able | 12.5 | MHz | 20 N | ЛHz | Unit  |
|-------------------------------------------|--------------------|----------|------|------|-----|------|-----|-------|
| Faianietei                                | Symbol             | Min      | Max  | Min  | Max | Min  | Max | Offic |
| INT1, INT4 to INT7 low level pulse width  | t <sub>INTBL</sub> | 4X + 100 |      | 420  |     | 300  |     | ns    |
| INT1, INT4 to INT7 high level pulse width | tINTBH             | 4X + 100 |      | 420  |     | 300  |     | ns    |

# 4.8 Serial Bus Interface Timing

# (1) I2C bus mode

| Parameter                                      | Symbol               |                  | Variable                                |     | Unit  |
|------------------------------------------------|----------------------|------------------|-----------------------------------------|-----|-------|
| Farameter                                      | Symbol               | Min              | Тур.                                    | Max | Offic |
| START command $\rightarrow$ SDA fall           | t <sub>GSTA</sub>    | 3X               |                                         |     | ns    |
| Hold time START condition                      | t <sub>HD:STA</sub>  | 2 <sup>n</sup> X |                                         |     | ns    |
| SCL low level pulse width                      | t <sub>LOW</sub>     | 2 <sup>n</sup> X |                                         |     | ns    |
| SCL high level pulse width                     | tHIGH                | $2^{n}X + 12X$   |                                         |     | ns    |
| Data hold time (Input)                         | t <sub>HD:IDAT</sub> | 0                |                                         |     | ns    |
| Data setup time (Input)                        | tsu:IDAT             | 250              |                                         |     | ns    |
| Data hold time (Output)                        | thd:odat             | 7X               |                                         | 11X | ns    |
| Data output $\rightarrow$ SCL rising edge      | tODAT                |                  | 2 <sup>n</sup> X – t <sub>HD:ODAT</sub> |     | ns    |
| STOP command $\rightarrow$ SDA fall            | t <sub>FSDA</sub>    | 3X               |                                         |     | ns    |
| SDA falling edge $\rightarrow$ SCL rising edge | tFDRC                | 2 <sup>n</sup> X |                                         | _   | ns    |
| Setup time STOP condition                      | tsu:sto              | $2^nX + 16X$     | •                                       |     | ns    |

Note: "n" value is set by SBICR1<SCK2:0>



# (2) Clocked-synchronous 8-bit SIO mode

# 1. SCK input mode

| Parameter                                     | Symbol            | Vari                   | Unit |       |
|-----------------------------------------------|-------------------|------------------------|------|-------|
| Farameter                                     | Symbol            | Min                    | Max  | Offic |
| SCK cycle                                     | t <sub>SCY2</sub> | 2 <sup>5</sup> X       |      | ns    |
| SCK falling edge → Output data hold           | t <sub>OHS2</sub> | 6X                     |      | ns    |
| Output data → SCK rising edge                 | toss2             | t <sub>SCY2</sub> – 6X |      | ns    |
| SCK rising edge $\rightarrow$ Input data hold | t <sub>HSR2</sub> | 6X                     |      | ns    |
| Input data $\rightarrow$ SCK rising edge      | t <sub>ISS2</sub> | 0                      |      | ns    |

# 2. SCK output mode

| Parameter                                     | Symbol            | Vari                   | Unit              |       |
|-----------------------------------------------|-------------------|------------------------|-------------------|-------|
| i aiametei                                    | Symbol            | Min                    | Max               | Offic |
| SCK cycle                                     | t <sub>SCY2</sub> | 2 <sup>5</sup> X       | 2 <sup>11</sup> X | ns    |
| SCK falling edge → Output data hold           | t <sub>OHS2</sub> | 2X                     |                   | ns    |
| Output data → SCK rising edge                 | toss2             | t <sub>SCY2</sub> – 2X |                   | ns    |
| SCK rising edge $\rightarrow$ Input data hold | t <sub>HSR2</sub> | 2X                     |                   | ns    |
| Input data $\rightarrow$ SCK rising edge      | t <sub>ISS2</sub> | 0                      |                   | ns    |



# 4.9 Read Operation in PROM Mode

DC/AC characteristics

 $Ta = 25 \pm 5^{\circ}C \quad VCC = 5 \ V \pm 10\%$ 

| Parameter                                                                                                             | Symbol           | Condition     | Min  | Max                    | Unit |
|-----------------------------------------------------------------------------------------------------------------------|------------------|---------------|------|------------------------|------|
| V <sub>PP</sub> read voltage                                                                                          | $V_{PP}$         | -             | 4.5  | 5.5                    |      |
| Input high voltage (A0 to A16, $\overline{\text{CE}}$ , $\overline{\text{OE}}$ , $\overline{\overline{\text{PGM}}}$ ) | V <sub>IH1</sub> | _             | 2.2  | V <sub>CC</sub> + 0.3  | V    |
| Input low voltage (A0 to A16, $\overline{\text{CE}}$ , $\overline{\text{OE}}$ , $\overline{\text{PGM}}$ )             | V <sub>IL1</sub> | _             | -0.3 | 0.8                    |      |
| Address to output delay                                                                                               | t <sub>ACC</sub> | $C_L = 50 pF$ | 1    | $2.25T_{CYC} + \alpha$ | ns   |

 $T_{CYC} = 400 \text{ ns (10 MHz Clock)} \\ \alpha = 200 \text{ ns}$ 



# 4.10 Program Operation in PROM Mode

DC/AC characteristics

 $Ta = 25 \pm 5^{\circ}C \ V_{CC} = 6.25 \ V \pm 0.25 \ V$ 

| Parameter                                                                                                            | Symbol          | Condition                  | Min   | Тур.  | Max                   | Unit |
|----------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|-------|-------|-----------------------|------|
| Programming supply voltage                                                                                           | $V_{PP}$        | -                          | 12.50 | 12.75 | 13.00                 |      |
| Input high voltage (D0 to D7, A0 to A16, $\overline{\text{CE}}$ , $\overline{\text{OE}}$ , $\overline{\text{PGM}}$ ) | V <sub>IH</sub> | -                          | 2.6   |       | V <sub>CC</sub> + 0.3 | V    |
| Input low voltage (D0 to D7, A0 to A16, $\overline{\text{CE}}$ , $\overline{\text{OE}}$ , $\overline{\text{PGM}}$ )  | VIL             | -                          | -0.3  |       | 0.8                   |      |
| V <sub>CC</sub> supply current                                                                                       | Icc             | fc = 10 MHz                | I     |       | 50                    | mA   |
| V <sub>PP</sub> supply current                                                                                       | IPP             | $V_{PP} = 13.00 \text{ V}$ | - 1   |       | 50                    | IIIA |
| PGM program pulse width                                                                                              | t <sub>PW</sub> | $C_L = 50 \text{ pF}$      | 0.095 | 0.1   | 0.105                 | ms   |



Note 1: The power supply of  $V_{PP}$  (12.75 V) must be set power-on at the same time or the later time for a power supply of  $V_{CC}$  and must be clear power-on at the same time or early time for a power supply of  $V_{CC}$ .

Note 2: The pulling up/down device on condition of  $V_{PP} = 12.75 \text{ V}$  suffers a damage for the device.

Note 3: The maximum spec of V<sub>PP</sub> pin is 14.0 V. Be carefull a overshoot at the programming.

# 5. Package Dimensions

P-LQFP80-1212-0.50E

Unit: mm





