

# STVM100

# I<sup>2</sup>C LCD VCOM calibrator

### Features

- I<sup>2</sup>C interface, slave address: 1001111
- 7-bit adjustable sink current output
- 2.25V to 3.6V logic supply voltage V<sub>DD</sub>
- AV<sub>DD</sub> operating voltages
  - 4.5V to 20V for  $V_{DD}$  from 2.6V to 3.6V
  - 4.5V to 13V for  $V_{DD}$  from 2.25V to 3.6V
- EEPROM for storing the optimum V<sub>COM</sub> setting
- Guaranteed monotonic output over operating range
- 400kHz maximum interface bus speed
- Operating temperature: -40°C to 85°C
- Available in an 8-pin 3mm x 3mm TDFN8 or 3mm x 3mm TSSOP8 Package

# Applications

TFT-LCD panels



# Description

The STVM100 is a programmable VCOM adjustment solution for thin-film transistor (TFT) liquidcrystal displays (LCDs) to remove "flickers". It can replace a mechanical potentiometer, so that the factory operator can physically view the front screen when performing the VCOM adjustment. This significantly reduces labor costs, increases reliability, and enables automation. STVM100 provides a digital I<sup>2</sup>C interface to control the sink current output (I<sub>OUT</sub>). This output drives an external resistive voltage divider, which can then be applied to an external  $V_{COM}$  buffer. Three external resistors R1, R2, and RSFT determine the highest and lowest value of the V<sub>COM</sub>. An increase in the output sink current will lower the voltage on the external divider so that the V<sub>COM</sub> can be adjusted by 128 steps within this range. Once the desired V<sub>COM</sub> setting is achieved, it can be stored in the internal EEPROM that will be automatically recalled during each power-up.

STVM100 is available in an 8-pin, 3mm x 3mm TDFN8 or 3mm x 3mm TSSOP8 package.

| Table 1. | Device | summary |
|----------|--------|---------|
|          | DCVICC | Summary |

| Order code  | Optimum temperature range | Package | Packing                        |  |
|-------------|---------------------------|---------|--------------------------------|--|
| STVM100DC6E | -40°C to 85°C             | TDFN    | ECOPACK package, tubes         |  |
| STVM100DS6F | -40°C to 85°C             | TSSOP   | ECOPACK package, tape and reel |  |

# Contents

| 1 | Devi | ce overview                               |
|---|------|-------------------------------------------|
| 2 | Devi | ce operation                              |
|   | 2.1  | 2-wire bus characteristics and conditions |
|   |      | 2.1.1 Bus not busy                        |
|   |      | 2.1.2 Start data transfer                 |
|   |      | 2.1.3 Stop data transfer                  |
|   |      | 2.1.4 Data valid                          |
|   |      | 2.1.5 Acknowledge9                        |
|   | 2.2  | Read mode                                 |
|   | 2.3  | Write mode                                |
|   | 2.4  | V <sub>DD</sub> power supply ramp-up      |
| 3 | Appl | lication information                      |
| 4 | Maxi | imum rating                               |
| 5 | DC a | and AC parameters                         |
| 6 | Турі | cal operating characteristics17           |
| 7 | Pack | kage mechanical                           |
| 8 | Part | numbering                                 |
| 9 | Revi | sion history                              |



# List of tables

| Table 1.  | Device summary                                                    | 1          |
|-----------|-------------------------------------------------------------------|------------|
| Table 2.  | Pin names and functions                                           | 5          |
| Table 3.  | Bit P read and write mode values 1                                | 10         |
| Table 4.  | Absolute maximum ratings 1                                        | 13         |
| Table 5.  | Operating and AC measurement conditions1                          | 14         |
| Table 6.  | Capacitances                                                      | 14         |
| Table 7.  | DC and AC characteristics 1                                       | 15         |
| Table 8.  | AC characteristics                                                | 16         |
| Table 9.  | MLPD-DFN 3 x 3 x .75mm, pitch 0.65, package mechanical data       | 23         |
| Table 10. | TSSOP8 – 8-lead, thin shrink small outline, 3mm x 3mm, mech. data | <u>2</u> 4 |
| Table 11. | Ordering information scheme                                       |            |
| Table 12. | Revision history                                                  | 26         |

# List of figures

| Figure 1.  | Logic diagram                                                       | 5 |
|------------|---------------------------------------------------------------------|---|
| Figure 2.  | Connections diagram                                                 | 6 |
| Figure 3.  | Block diagram                                                       | 6 |
| Figure 4.  | Hardware hookup                                                     | 6 |
| Figure 5.  | Serial bus data transfer sequence                                   | 8 |
| Figure 6.  | Acknowledgement sequence                                            | 9 |
| Figure 7.  | Read/write mode sequence                                            | 0 |
| Figure 8.  | R <sub>1</sub> , R <sub>2</sub> , and R <sub>SET</sub> connection   | 1 |
| Figure 9.  | Bus timing requirements sequence                                    | 6 |
| Figure 10. | V <sub>DD</sub> supply current v's V <sub>DD</sub> 1                | 7 |
| Figure 11. | AV <sub>DD</sub> supply current v's AV <sub>DD</sub> 1              | 7 |
| Figure 12. | V <sub>DD</sub> supply current v's temperature 18                   | 8 |
| Figure 13. | AV <sub>DD</sub> supply current v's temperature 18                  | 8 |
| Figure 14. | I <sub>OUT</sub> error v's temperature (STVM100 at middle scale)19  |   |
| Figure 15. | Total unadjusted error v's DAC setting 19                           | 9 |
| Figure 16. | Differential non-linearity v's DAC setting                          | 0 |
| Figure 17. | Integral non-linearity v's DAC setting                              | 0 |
| Figure 18. | AV <sub>DD</sub> power-up response                                  | 1 |
| Figure 19. | Full scale-up response                                              | 1 |
| Figure 20. | Full scale-down response                                            | 2 |
| Figure 21. | MLPD-DFN 3 x 3 x.75mm, pitch 0.65, package mechanical data          | 3 |
| Figure 22. | TSSOP8 – 8-lead, thin shrink small outline, 3mm x 3mm, mech. data24 | 4 |
|            |                                                                     |   |



## 1 Device overview





| Table 2. | Pin names | and functions |
|----------|-----------|---------------|
|          |           |               |

| Name             | Туре   | Function                                                                                                                                                                                                                                                                         |
|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OUT              | Analog | Adjustable sink current output pin. <sup>(1)</sup><br>See <i>Section 3: Application information on page 11</i> .                                                                                                                                                                 |
| AV <sub>DD</sub> | Supply | High-voltage analog supply.<br>Bypass to GND with a 0.1µF capacitor.                                                                                                                                                                                                             |
| WP               | Input  | WRITE protectection.<br>Active-low. To enable write operations to the DAC or to the EEPROM writing, connect to $0.7V_{DD}$ or greater. Internally pulled down by a $130k\Omega$ resistor.                                                                                        |
| GND              |        | Supply ground.                                                                                                                                                                                                                                                                   |
| V <sub>DD</sub>  | Supply | System power supply input.<br>Bypass to GND with a 0.1µF capacitor.                                                                                                                                                                                                              |
| SDA              | In/Out | I <sup>2</sup> C serial data input/output.                                                                                                                                                                                                                                       |
| SCL              | Input  | I <sup>2</sup> C serial clock input.                                                                                                                                                                                                                                             |
| SET              | Analog | Maximum sink current adjustment point.<br>Connect a resistor from SET to GND to set the maximum adjustable sink<br>current of the OUT pin. The maximum adjustable sink current is equal to<br>AV <sub>DD</sub> /20 divided by R <sub>SET</sub> (see <i>Figure 4 on page 6</i> ). |

1. See SET pin function in this table for the maximum adjustable sink current setting.





### Figure 3. Block diagram



### Figure 4. Hardware hookup



## 2 Device operation

The STVM100 operates as a slave device on the serial bus. Access is obtained by implementing a Start condition, followed by the 7-bit slave address (1001111), and the eighth bit for READ/WRITE identification. The volatile DAC register and non-volatile EEPROM values can be read out or written in.

### 2.1 2-wire bus characteristics and conditions

This bus is intended for communication between different ICs. It consists of two lines:

- a bi-directional data signal (SDA).
- a clock signal (SCL).

The SDA and SCL lines must be connected to a positive supply voltage via a pull-up resistor. The following protocols have been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high.
- Changes in the data line while the clock line is high will be interpreted as control signals.

### 2.1.1 Bus not busy

Both data and clock lines remain High.

### 2.1.2 Start data transfer

A change in the data line state from high-to-low while the clock is high indicate the Start condition.

### 2.1.3 Stop data transfer

A change in the data line state from low-to-high while the clock is high indicates the Stop condition.



### 2.1.4 Data valid

The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is low (see *Figure 5*). The data on the line may be changed during the clock signal low period. There is one clock pulse per bit of data.

Each data transfer is initiated with a Start condition and terminated with a Stop condition. The number of data bytes transferred between the Start and Stop conditions is not limited. The information is transmitted byte-wide and each receiver acknowledges transmission with a ninth bit.

By definition, the device that gives out a message is called "transmitter", the device that gets the message is called "receiver". The device that controls the message is called the "master". The devices controlled by the master are called "slave" devices.



Figure 5. Serial bus data transfer sequence



### 2.1.5 Acknowledge

Each byte of eight bits is followed by one Acknowledge bit. This Acknowledge bit is a low level signal put on the bus by the receiver, whereas the master generates an extra acknowledge-related clock pulse (see *Figure 6*). A slave receiver which is addressed is obliged to generate an acknowledge signal after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges transmissions has to pull down the SDA line during the acknowledge clock pulse in such a way, that the SDA line is a stable low during the high period of the acknowledge-related clock pulse. The setup and hold times must be taken into account. A master receiver must signal an end of transmitted data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case, the transmitter must leave the data line high to enable the master to generate the Stop condition.





### 2.2 Read mode

In READ mode, after the Start condition, the master sets the slave address (see *Figure 7*). Followed by the READ/WRITE Mode Control bit (R/W=1) and the Acknowledge bit, the value in DAC register will be transmitted and the master receiver will send an Acknowledge bit to the slave transmitter. Finally the Stop condition will terminate the READ operation. In READ mode, the valid data is the first 7 bits and the P bit (the eight bit) is don't care.

### 2.3 Write mode

In WRITE mode the master transmits to the STVM100 slave receiver. The bus protocol is shown in *Figure 7*. Following the Start condition and slave address, a logic '0' (R/W = 0) is placed on the bus to identify a WRITE operation. After the acknowledgement by the slave, the data will be transmitted to the slave with the 7-bit which indicates the data is valid as well as the eighth bit "P" for the register's identification. When P = 1, the DAC register is written to, and when P = 0, the EEPROM is written to (**P**rogramming). After receiving the data, the slave will generate an acknowledge signal, then a Stop condition will terminate the WRITE operation. STVM100 is pre-programmed with 80H in the EEPROM after manufacturing.

A period of tW (see *Table 8*) is needed for EEPROM programming. During this period, the slave will not acknowledge any WRITE operation.

The bit P values in both READ and WRITE modes are shown in Table 3.



Figure 7. Read/write mode sequence

Table 3. Bit P read and write mode values

| Operation | P-bit value | Description                   |
|-----------|-------------|-------------------------------|
| READ      | Х           | Don't care                    |
|           | 1           | DAC register WRITE            |
| WRITE     | 0           | EEPROM WRITE<br>(programming) |

## 2.4 V<sub>DD</sub> power supply ramp-up

The ramp-up from 10%  $V_{DD}$  to 90%  $V_{DD}$  level should be achieved in less than or equal to 10ms to ensure that the EEPROM and power-on reset circuits are synchronized, and the correct value is read from the EEPROM.



## **3** Application information

The STVM100 is a programmable  $V_{COM}$  calibrator for the TFT-LCD to remove flickers. It provides a digital I<sup>2</sup>C interface to control the sink current output. This output drives an external resistive voltage divider, which can then be applied to an external V<sub>COM</sub> buffer.

The highest and lowest  $V_{COM}$  value is determined by three resistors,  $R_1$ ,  $R_2$ , and  $R_{SET}$ . The connection is shown in *Figure 8*.

The sink current from the STVM100 OUT pin is given in *Equation 1*. This current then flows through  $R_{SET}$ . This current must be less than 120µA (see  $I_{SET}$  value in *Table 7 on page 15*).





**Equation 1** 

$$I_{OUT} = \frac{D+1}{128} \cdot \frac{AV_{DD}}{20(R_{SFT})}$$

Note: "D" is a user-selected value, an integer ranging from 0 to 127. The V<sub>COM</sub> value can be obtained in *Equation 2*.

**Equation 2** 

$$V_{COM} = \frac{R_2}{R_1 + R_2} \cdot AV_{DD} \left(1 - \frac{D+1}{128} \cdot \frac{R_1}{20(R_{SET})}\right)$$

If the user-selected value is 0 (zero scale), the minimum current is sunk. The maximum  $V_{COM}$  value is obtained in *Equation 3*.

#### **Equation 3**

$$V_{COM(max)} = \frac{R_2}{R_1 + R_2} \cdot AV_{DD} \left( 1 - \frac{1}{128} \cdot \frac{R_1}{20(R_{SET})} \right)$$

If the user-selected value is 127 (full scale), the maximum current is sunk and the minimum  $V_{COM}$  value is obtained in *Equation 4*.

#### **Equation 4**

$$V_{COM(min)} = \frac{R_2}{R_1 + R_2} \cdot AV_{DD} \left(1 - \frac{R_1}{20(R_{SET})}\right)$$

During operation, the V<sub>COM(max)</sub> and V<sub>COM(min)</sub> range is set, based on different TFT-LCD processes. The R1 value is given based on the acceptable power loss from the AV<sub>DD</sub> supply rail. Using *Equation 3* and *Equation 4*, the R<sub>2</sub> and R<sub>SET</sub> values can be calculated. If R<sub>SET</sub> is put into *Equation 1 on page 11* and maximum I<sub>OUT</sub>  $\geq$  120µA, then R<sub>1</sub> should be increased.

## 4 Maximum rating

Stressing the device above the ratings listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

| Symbol                             | Parameter                                                       | Value  | Unit        |    |
|------------------------------------|-----------------------------------------------------------------|--------|-------------|----|
| T <sub>STG</sub>                   | Storage temperature (V <sub>DD</sub> Off, AV <sub>DD</sub> Off) |        | -55 to 150  | °C |
| T <sub>SLD</sub> <sup>(1)</sup>    | Lead solder temperature for 10 seconds                          |        | 260         | °C |
| TJ                                 | Maximum junction temperature (plastic package)                  |        | 150         | °C |
| V <sub>OUT</sub>                   | Output voltage (OUT pin to GND)                                 |        | -0.3 to 20  | V  |
| V <sub>DD</sub>                    | V <sub>DD</sub> to GND                                          |        | +5.5        | V  |
| AV <sub>DD</sub>                   | AV <sub>DD</sub> input voltage to GND                           |        | -0.3 to 20  | V  |
| V <sub>SET</sub>                   | Output voltage (SET pin to GND)                                 |        | -0.3 to 5.5 | V  |
| P                                  | Pois Power dissipation                                          |        | 2.66        | W  |
| P <sub>DIS</sub> Power dissipation |                                                                 | TSSOP8 | 0.53        | W  |

Table 4. Absolute maximum ratings

1. Reflow at peak temperature of 255°C to 260°C for < 30 seconds (total thermal budget not to exceed 180°C for between 90 to 150 seconds).

# 5 DC and AC parameters

This section summarizes the operating measurement conditions, and the dc and ac characteristics of the device. The parameters in the DC and AC characteristics tables that follow, are derived from tests performed under the Measurement Conditions summarized in *Table 5*, Operating and ac Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

| Table 5. | Operating and AC measurement conditions |
|----------|-----------------------------------------|
|----------|-----------------------------------------|

| Parameter                                         | Conditions  | Unit |
|---------------------------------------------------|-------------|------|
| V <sub>DD</sub> supply voltage                    | 2.25 to 3.6 | V    |
| V <sub>DD</sub> EEPROM programming supply voltage | 2.25 to 3.6 | V    |
| AV <sub>DD</sub> reference voltage                | 4.5 to 20   | V    |
| Ambient operating temperature (T <sub>A</sub> )   | -40 to 85   | °C   |

### Table 6.Capacitances

| Symbol           | Parameter <sup>(1)(2)</sup>                   |  | Min | Max | Unit |
|------------------|-----------------------------------------------|--|-----|-----|------|
| Cb               | Bus capacitive load                           |  |     | 400 | pF   |
| C <sub>SDA</sub> | Capacitance on SDA                            |  |     | 10  | pF   |
| <u> </u>         | $C_{S}$ Capacitance on SCL $WP = 0$<br>WP = 1 |  |     | 10  | pF   |
| US               |                                               |  |     | 22  | pF   |

1. Effective capacitance measured with power supply at 3V. Sampled only, not 100% tested.

2. At 25°C, f = 1MHz.

| Sym                              | Description                                                | Test Condition <sup>(1)</sup>      | Min                        | Тур          | Max                | Unit |
|----------------------------------|------------------------------------------------------------|------------------------------------|----------------------------|--------------|--------------------|------|
|                                  | Supply voltage                                             |                                    | 2.25                       |              | 3.6                | V    |
| $V_{DD}$                         | EEPROM<br>programming supply<br>voltage                    |                                    | 2.25                       |              | 3.6                | v    |
| I <sub>DD</sub> <sup>(2)</sup>   | V <sub>DD</sub> supply current                             |                                    |                            |              | 50                 | μA   |
| AV <sub>DD</sub>                 | Analog supply voltage                                      | $V_{DD} = 2.6V \text{ to } 3.6V$   | 4.5                        |              | 20                 | V    |
| AV DD                            | Analog supply voltage                                      | V <sub>DD</sub> = 2.25V to 3.6V    | 4.5                        |              | 13                 | V    |
| I <sub>AVDD</sub> <sup>(3)</sup> | AV <sub>DD</sub> supply current                            |                                    |                            |              | 25                 | μA   |
| $SET_{VR}$                       | SET voltage resolution                                     |                                    |                            | 7            |                    | Bits |
| SET <sub>DN</sub>                | SET differential nonlinearity                              | Monotonic over<br>temperature      |                            |              | ±1                 | LSB  |
| $SET_ZSE$                        | SET zero scale error                                       |                                    |                            |              | ±2                 | LSB  |
| $SET_FSE$                        | SET full scale error                                       |                                    |                            |              | ±8                 | LSB  |
| I <sub>SET</sub> <sup>(4)</sup>  | SET current                                                | Through R <sub>SET</sub>           |                            |              | 120                | μA   |
| SET <sub>ER</sub>                | SET external                                               | To GND, $AV_{DD} = 20V$            | 10                         |              | 200                | kΩ   |
| OLIER                            | resistance                                                 | To GND, $AV_{DD} = 4.5V$           | 2.25                       |              | 45                 | kΩ   |
| AV <sub>DD</sub> to<br>SET       | AV <sub>DD</sub> to SET voltage attenuation <sup>(5)</sup> |                                    |                            | 20           |                    | V/V  |
| OUT <sub>ST</sub>                | OUT settling time                                          |                                    |                            | 8            |                    | μs   |
| V <sub>OUT</sub>                 | OUT voltage                                                |                                    | V <sub>SET</sub> +<br>0.5V |              | 13                 | V    |
| $SET_{VD}$                       | SET voltage drift <sup>(5)</sup>                           | $T = 25^{\circ}C$ to $55^{\circ}C$ |                            | <10          |                    | mV   |
| V <sub>IH</sub>                  | SDA, SCL, WP input<br>logic high                           |                                    | 0.7V <sub>DD</sub>         |              |                    | v    |
| V <sub>IL</sub>                  | SDA, SCL, WP input logic low                               |                                    |                            |              | 0.3V <sub>DD</sub> | v    |
|                                  | SDA, SCL hysteresis <sup>(5)</sup>                         |                                    |                            | $0.22V_{DD}$ |                    | V    |
| I <sub>IL(WPN)</sub>             | WP <sub>N</sub> input current                              |                                    | 15                         | 25           | 35                 | μA   |
| V <sub>OL(s)</sub>               | SDA, SCL output logic low                                  | At 3mA                             |                            |              | 0.4                | v    |

1. Valid for ambient operating temperature:  $T_A = -40$  to  $85^{\circ}$ C;  $V_{DD} = 3$ V;  $AV_{DD} = 10$ V; typical  $T_A = 25^{\circ}$ C; OUT = 1/2AV<sub>DD</sub>;  $R_{SET} = 24.9$ k $\Omega$  (except where noted).

2. Simulated maximum current draw when Programming EEPROM is 23mA; should be considered when designing a power supply.

3. Tested at  $AV_{DD} = 20V$ .

4. A typical Current of 20µA is calculated using AV<sub>DD</sub> = 10V and R<sub>SET</sub> = 24.9k $\Omega$ . The maximum suggested SET current should be 120µA.

5. Simulated and determined via design and NOT directly tested.







#### Table 8. AC characteristics

| Sym                 | Description                                           | Test Condition <sup>(1)</sup> | Min | Тур               | Max | Unit |
|---------------------|-------------------------------------------------------|-------------------------------|-----|-------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock frequency                                   |                               | 0   |                   | 400 | kHz  |
| t <sub>LOW</sub>    | Clock low period                                      |                               | 1.3 |                   |     | μs   |
| t <sub>HIGH</sub>   | Clock high period                                     |                               | 0.6 |                   |     | μs   |
| t <sub>SU:DAT</sub> | Data setup time                                       |                               | 100 |                   |     | ns   |
| t <sub>HD:DAT</sub> | Data hold time                                        |                               | 0   |                   | 900 | ns   |
| t <sub>R</sub>      | SDA and SCL rise time                                 | Dependent on load (see        |     | 20 +              | 300 | ns   |
| t <sub>F</sub>      | SDA and SCL fall time                                 | Table 6 on page 14)           |     | 0.1C <sub>b</sub> | 300 | ns   |
| t <sub>BUF</sub>    | Bus free time before<br>new transmission can<br>start |                               | 1.3 |                   |     | μs   |
| t <sub>DSP</sub>    | I <sup>2</sup> C spike rejection filter pulse width   |                               | 0   |                   | 50  | ns   |
| t <sub>SU:STA</sub> | Repeated start<br>condition setup time                |                               | 0.6 |                   |     | μs   |
| t <sub>HD:STA</sub> | Repeated start<br>condition hold time                 |                               | 0.6 |                   |     | μs   |
| t <sub>SU:STO</sub> | Stop condition setup time                             |                               | 0.6 |                   |     | μs   |
| tw                  | WRITE cycle time                                      |                               |     |                   | 100 | ms   |

1. Valid for ambient operating temperature:  $T_A = -40$  to  $85^{\circ}$ C;  $V_{DD} = 3.0$ V to 3.6V;  $AV_{DD} = 10$ V; OUT =  $1/2AV_{DD}$ ;  $R_{SET} = 24.9$ k $\Omega$  (except where noted, see *Figure 9*).



# 6 Typical operating characteristics

Typical operating characteristics for the STVM100 are  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3V$ ,  $AV_{DD} = 10V$ ,  $OUT = 1/2_{AVDD}$ , and  $R_{SET} = 24.9k\Omega$  except where noted.



















Figure 14. I<sub>OUT</sub> error v's temperature (STVM100 at middle scale)





19/27





Figure 17. Integral non-linearity v's DAC setting





Figure 18. AV<sub>DD</sub> power-up response









Figure 20. Full scale-down response



# 7 Package mechanical

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.



Figure 21. MLPD-DFN 3 x 3 x.75mm, pitch 0.65, package mechanical data

1. Drawing is not to scale.

| Sym | mm   |      |      | inches |        |        |
|-----|------|------|------|--------|--------|--------|
|     | Тур  | Min  | Max  | Тур    | Min    | Max    |
| А   | 0.75 | 0.70 | 0.80 | 0.0295 | 0.0276 | 0.0315 |
| A1  | 0.02 | 0.00 | 0.05 | 0.0008 | 0.0000 | 0.0020 |
| A3  | 0.20 |      |      | 0.0079 |        |        |
| b   | 0.30 | 0.25 | 0.35 | 0.0118 | 0.0098 | 0.0138 |
| D   | 3.00 |      |      | 0.1181 |        |        |
| D2  | 2.38 | 2.23 | 2.48 | 0.0937 | 0.0878 | 0.0976 |
| E   | 3.00 |      |      | 0.1181 |        |        |
| E2  | 1.64 | 1.49 | 1.74 | 0.0646 | 0.0587 | 0.0685 |
| е   | 0.65 | -    | -    | 0.0256 | -      | -      |
| L   | 0.40 | 0.30 | 0.50 | 0.0157 | 0.0118 | 0.0197 |

| Table 9. | MI DD DEN 2 x 2 x 75mm nitch 0.65 nackag   | a machanical data |
|----------|--------------------------------------------|-------------------|
| Table 9. | MLPD-DFN 3 x 3 x .75mm, pitch 0.65, packag | e mechanical data |



Figure 22. TSSOP8 – 8-lead, thin shrink small outline, 3mm x 3mm, mech. data

Note:

Drawing is not to scale.

| Table 10. | TSSOP8 – 8-lead, thin shrink small outline, 3mm x 3mm, mech. data |
|-----------|-------------------------------------------------------------------|
|           |                                                                   |

| Sym | mm    |        |       | inches |        |        |
|-----|-------|--------|-------|--------|--------|--------|
|     | Тур   | Min    | Max   | Тур    | Min    | Max    |
| А   |       |        | 1.100 |        |        | 0.0433 |
| A1  |       | 0.050  | 0.150 |        | 0.0020 | 0.0059 |
| A2  | 0.850 | 0.750  | 0.950 | 0.0335 | 0.0295 | 0.0374 |
| b   |       | 0.250  | 0.400 |        | 0.0098 | 0.0157 |
| с   |       | 0.130  | 0.230 |        | 0.0051 | 0.0091 |
| CP  |       |        | 0.100 |        |        | 0.0039 |
| D   | 3.000 | 2.900  | 3.100 | 0.1181 | 0.1142 | 0.1220 |
| е   | 0.650 | -      | -     | 0.0256 | -      | -      |
| E   | 4.900 | 4.6500 | 5.150 | 0.1929 | 0.1831 | 0.2028 |
| E1  | 3.000 | 2.900  | 3.100 | 0.1181 | 0.1142 | 0.1220 |
| L   | 0.550 | 0.400  | 0.700 | 0.0217 | 0.0157 | 0.0276 |
| L1  | 0.950 |        |       | 0.0374 |        |        |
| α   |       | 0°     | 6°    |        | 0°     | 6°     |
| Ν   |       | 8      |       |        | 8      |        |

# 8 Part numbering

### Table 11. Ordering information scheme



E = ECOPACK package, tubes

F = ECOPACK package, tape & reel

For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you.

# 9 Revision history

| Table 12. | Revision history |
|-----------|------------------|
|-----------|------------------|

| Date                                                      | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-----------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 09-May-2006                                               | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 14-Jul-2006                                               | 2        | Graphical and textual updates                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 08-Nov-2006                                               | 3        | Document status upgraded to Preliminary Data; changed the<br>wording of Input function to include 'WRITE operations' instead of<br>'programming' in <i>Table 2: Pin names and functions</i> ; deleted some<br>bracketed text and modified the P bit function in <i>Section 2.2: Read</i><br><i>mode</i> ; ensured that all of <i>Equation 2</i> and <i>Equation 3</i> were visible;<br>amalgamated 2 cells containing the same information (V <sub>DD</sub> ) in<br><i>Table 7: DC and AC characteristics</i> ; deleted footnotes 2 and 3 of<br><i>Table 8: AC characteristics</i> ; updated package mechanical<br>information in <i>Figure 21, Table 9</i> , and <i>Table 10</i> . |  |
| 12-Feb-2007 4 Sig<br>fun                                  |          | Reformatted Inside Cover Page according to new template; renamed section 1 <i>Device overview</i> and section 2 <i>Device operation</i> ; deleted Signal names table; moved and renamed <i>Table 2: Pin names and functions</i> , added <i>Section 6: Typical operating characteristics</i> and <i>Figure 10</i> to <i>Figure 20</i> .                                                                                                                                                                                                                                                                                                                                              |  |
| 20-Apr-2007                                               | 5        | Value added in Section 2.3: Write mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 24-Jul-2007 6 Document status upgraded to full datasheet. |          | Document status upgraded to full datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

