#### 1.5 A white LED driver with I<sup>2</sup>C interface #### **Features** - Buck-boost DC-DC converter - Drives one power LED up to: - 1.5 A between 3.5 V to 5.5 V - 1.3 A between 3.0 V to 5.5 V - 1 A between 2.7 V to 5.5 V - Efficiency up to 80% - Output current control - 1.8 MHz fixed frequency PWM - Full I<sup>2</sup>C control - Operational modes: - Shutdown mode - Ready mode + auxiliary red LED - Ready mode + NTC - Flash mode: up to 1.5 A - Torch mode: up to 370 mA - Soft and hard triggering of flash - Flash and torch dimming with 16 exponential values - Dimmable red LED indicator auxiliary output - Internally or externally timed flash operation - Digitally programmable safety time-out in flash mode - LED over temperature detection and protection with external NTC resistor - Open and shorted LED failure detection and protection - Chip over temperature detection and protection - < 1 µA shutdown current</p> - Package 3x3 mm TFBGA25 ### **Applications** - Cell phones and smart phones - Camera flashes/strobe - PDAs and digital still cameras ### **Description** The STCF06 is a high efficiency power supply solution to drive a single flash LED in camera phones, PDAs and other battery powered devices. It is a buck-boost converter able to guarantee a proper LED current control over all possible conditions of battery voltage and LED forward voltage. The output current control ensures a good current regulation over the forward voltage spread characteristics of the flash LED All the functions of the device are controlled through the I<sup>2</sup>C bus which helps to reduce logic pins on the package and to save PCB tracks on the board. Hard and soft-triggering of flash are both supported. The device includes many functions to protect the chip and the power LED, such as: soft start control, chip over temperature, open and shorted LED detection and protection. **Table 1. Device summary** | Order code | Package | Packaging | |------------|------------------|---------------------| | STCF06TBR | TFBGA25 (3x3 mm) | 3500 parts per reel | Contents STCF06 # **Contents** | 1 | Desc | cription (continued) | 6 | |---|--------------------|------------------------------------------------------------|----| | 2 | Diag | ram | 7 | | 3 | Pin c | configuration | 8 | | 4 | Maxi | mum ratings | 9 | | 5 | Appl | ication | 10 | | 6 | Elect | trical characteristics | 11 | | 7 | Deta | iled description | 13 | | | 7.1 | Introduction | 13 | | | 7.2 | Buck-boost converter | 13 | | | 7.3 | Logic pin description | 13 | | | | 7.3.1 SCL, SDA pins | 13 | | | | 7.3.2 TRIG pin | 13 | | | | 7.3.3 ATN pin | | | | | 7.3.4 ADD pin | | | | | 7.3.5 TMSK pin | | | | 7.4 | Power-on reset | | | | 7.5 | Shutdown, shutdown with NTC | | | | 7.6 | Ready mode | | | | 7.7 | Single or multiple flash using external (µP) temporization | | | | 7.8 | External (µP) temporization using TRIG_EN bit | 15 | | | 7.9 | Single flash using internal temporization | 15 | | | 7.10 | Multiple flash using internal temporization | 16 | | 8 | I <sup>2</sup> C b | us interface | 17 | | | 8.1 | Data validity | 17 | | | 8.2 | Start and stop conditions | 17 | | | 8.3 | Byte format | 18 | | | 8.4 | Acknowledge | 18 | Contents STCF06 | 12 | Revis | sion history | 2 | |----|-------|---------------------------------------------------------------|---| | 11 | Packa | age mechanical data 29 | 9 | | 10 | Туріс | al performance characteristics | 7 | | | 9.15 | VOUTOK_N 20 | 6 | | | 9.14 | OT_F | 5 | | | 9.13 | NTC_H | 5 | | | 9.12 | NTC_W | 5 | | | 9.11 | LED_F | 5 | | | 9.10 | F_RUN | 5 | | | 9.9 | AUXT_0~3 24 | 4 | | | 9.8 | AUXI_0~3 | 4 | | | 9.7 | FDIM_0~3 | 3 | | | 9.6 | | | | | 9.5 | FTIM_0~3 | | | | 9.4 | NTC_ON | | | | 9.3 | TCH_ON | | | | 9.2 | TRIG_EN | | | 9 | 9.1 | | | | 9 | Dosc | ription of internal registers | 2 | | | 8.9 | Reading from multiple registers with incremental addressing 2 | 1 | | | 8.8 | Reading from a single register | 0 | | | 8.7 | Writing to multiple registers with incremental addressing | 0 | | | 8.6 | Interface protocol | 9 | | | 8.5 | Writing to a single register | 9 | List of figures STCF06 # **List of figures** | Figure 1. | Block diagram | . 7 | |------------|----------------------------------------------------------|-----| | Figure 2. | Pin connections (bottom view) | . 8 | | Figure 3. | Application schematic | 10 | | Figure 4. | Data validity on the I <sup>2</sup> C bus | 17 | | Figure 5. | Timing diagram on I <sup>2</sup> C bus | 17 | | Figure 6. | Bit transfer | 18 | | Figure 7. | Acknowledge on I <sup>2</sup> C bus | 18 | | Figure 8. | Writing to a single register | | | Figure 9. | Writing to multiple register with incremental addressing | 20 | | Figure 10. | Reading from a single register | 21 | | Figure 11. | Reading from multiple registers | 21 | | Figure 12. | Flash and torch current vs. dimming value | 23 | | Figure 13. | VOUTOK_N behavior | 26 | | Figure 14. | Efficiency vs V <sub>BAT</sub> flash mode | | | Figure 15. | Efficiency vs V <sub>BAT</sub> , torch mode | 27 | | Figure 16. | Maximum output current vs V <sub>BAT</sub> | 27 | | Figure 17. | Flash current vs temperature | 27 | | Figure 18. | Input current vs V <sub>BAT</sub> | 27 | | Figure 19. | Input current vs V <sub>BAT</sub> | 27 | | Figure 20. | I <sub>LED</sub> flash vs FDIM | 28 | | Figure 21. | I <sub>LED</sub> torch vs TDIM | 28 | | Figure 22. | Flash time dimming steps | 28 | List of tables STCF06 # List of tables | Table 1. | Device summary | . 1 | |-----------|------------------------------------------------------|-----| | Table 2. | Pin description | . 8 | | Table 3. | Absolute maximum ratings | . 9 | | Table 4. | Thermal data | . 9 | | Table 5. | List of external components | 10 | | Table 6. | Electrical characteristics | 11 | | Table 7. | Address table | 14 | | Table 8. | Interface protocol | 19 | | Table 9. | I <sup>2</sup> C register mapping function | | | Table 10. | Command register | 22 | | Table 11. | Dimming register | 23 | | Table 12. | Auxiliary register | 24 | | Table 13. | Auxiliary LED dimming table | 24 | | Table 14. | Torch mode and flash mode dimming registers settings | 24 | | Table 15. | Status register | 25 | | Table 16. | Status register details | 26 | | Table 17. | Document revision history | 32 | | | | | ## 1 Description (continued) In addition, a digital programmable time-out function protects the LED in case of a wrong command from the microcontroller. An optional external NTC resistor is supported to protect the LED against over heating. In mobile phone applications, it is possible to reduce immediately the flash LED current during the signal transmission using the TMSK pin. This saves battery life and gives more priority to supply RF transmission instead of flash function. Dedicated I<sup>2</sup>C commands allow to separately program the current intensity in flash and torch mode using exponential steps. An auxiliary output controls an optional red LED to be used as a recording indicator. The device is packaged in 3x3 mm TFBGA25 with 1 mm height. Diagram STCF06 # 2 Diagram Figure 1. Block diagram Pin configuration STCF06 # 3 Pin configuration Figure 2. Pin connections (bottom view) Table 2. Pin description | Pin n° | Symbol | Name and function | | | | |--------|--------|---------------------------------------------------|--|--|--| | E1,D2 | VLX2 | Inductor connection | | | | | В3 | RX | R <sub>X</sub> resistor connection | | | | | D1,C2 | VOUT | Output voltage | | | | | A4 | NTC | NTC resistor connection | | | | | B5 | FB1 | Feedback pin $[I_{LED}^*(R_{FL}+R_{TR})]$ | | | | | A5 | FB2 | R <sub>TR</sub> bypass | | | | | B4 | FB2S | Feedback pin [I <sub>LED</sub> *R <sub>FL</sub> ] | | | | | E2 | GND | Signal ground | | | | | C5 | TMSK | TX mask input | | | | | D5 | AUXL | Auxiliary LED output | | | | | D4 | ADD | I <sup>2</sup> C address selection | | | | | A3 | VBAT | Supply voltage | | | | | B1,C1 | PVBAT | Power supply voltage | | | | | A2 | VLX1A | Inductor connection | | | | | A1, B2 | VLX1B | Inductor connection | | | | | E4 | ATN | Attention (open drain output, active LOW) | | | | | E3 | SDA | I <sup>2</sup> C data | | | | | C3, D3 | PGND | Power ground | | | | | E5 | SCL | I <sup>2</sup> C clock signal | | | | | C4 | TRIG | Flash trigger input | | | | Maximum ratings STCF06 # 4 Maximum ratings Table 3. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------------------------------------------|---------------------------------------------------------|-------------------------------|------| | VBAT | Signal supply voltage | -0.3 to 6 | V | | PVBAT | Power supply voltage | -0.3 to 6 | V | | VLX1A, VLX1B | Inductor connection 1 | -0.3 to V <sub>I</sub> +0.3 | V | | VLX2 | X2 Inductor connection 2 -0.3 to V <sub>O</sub> | | V | | VOUT | Output voltage | -0.3 to 6 | V | | AUXL | AUXL Auxiliary LED -0.3 to V <sub>BAT</sub> +0.3 | | V | | FB1, FB2, FB2S | Feedback and sense voltage | -0.3 to 3 | V | | SCL, SDA, TRIG,<br>ATN, ADD TMSK | Logic pin | -0.3 to V <sub>BAT</sub> +0.3 | V | | R <sub>X</sub> | Connection for reference resistor | -0.3 to 3 | V | | NTC | Connection for LED Temperature sensing | -0.3 to 3 | V | | ESD | Human body model | ±2 | kV | | P <sub>TOT</sub> | Continuous power dissipation (at T <sub>A</sub> = 70°C) | 800 | mW | | T <sub>OP</sub> Operating junction temperature range | | -40 to 85 | °C | | T <sub>J</sub> | T <sub>J</sub> Junction temperature -40 to 150 | | °C | | T <sub>STG</sub> | Storage temperature range | -65 to 150 | °C | Note: Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied. Table 4. Thermal data | | Symbol | Parameter | Value | Unit | |---|------------|-------------------------------------|-------|------| | Ī | $R_{thJA}$ | Thermal resistance junction-ambient | 58 | °C/W | Application STCF06 # 5 Application Figure 3. Application schematic <sup>\*\*:</sup> Connect to V<sub>1</sub>, or GND or SDA or SCL to choose one of the 4 different I<sup>2</sup>C Slave Addresses. Table 5. List of external components | Component | Manufacturer | Part number | Value | Size | |---------------------|------------------------------------------|--------------------------------------|-----------|--------------------| | CI | TDK | C1608X5R0J106M | 2 x 10 μF | 0603 | | Co | TDK | C1608X5R0J106M | 10 μF | 0603 | | L (max flash 1.5 A) | TDK | VLF4014A-1R51R8-1 | 1.5 µH | 3.8x3.5x1.4 [mm] | | NTC | Murata | NCP21WF104J03RA | 100 kΩ | 0805 | | R <sub>FL</sub> | Тусо | RL73K1JR15JTD | 0.15 Ω | 0603 | | R <sub>TR</sub> | Тусо | CRG0805F1R0 | 1 Ω | 0805 | | R <sub>X</sub> | Rohm | MCR01MZPJ15K | 15 kΩ | 0402 | | LED | Luxeon LED | LXCL-PWF1 | | | | D | STMicroelectro STPS1L20MF (best performa | | | 3.8x1.9x0.85 [mm] | | | | BAT20J <sup>(1)</sup> (smaller size) | | 2.7x1.35x1.13 [mm] | <sup>1.</sup> Due to the increased voltage drop, the output current performance is decreased. Note: All of the above listed components refer to typical application. Operation of the STCF06 is not limited to the choice of these external components. <sup>\*\*\*:</sup> Optional components to support auxiliary functions. Electrical characteristics STCF06 ### 6 Electrical characteristics **Table 6. Electrical characteristics** $(T_J=-40~to~85~^{\circ}C,~V_{BAT}=PV_{BAT}=3.6~V,~2~x~C_I=10~\mu\text{F},~C_O=10~\mu\text{F},~L=1.5~\mu\text{H},~R_{FL}=0.15~\Omega,~R_{TR}=1~\Omega,~R_{X}=15~k\Omega,~typ.~values~are~at~T_J=25~^{\circ}C,~unless~otherwise~specified).$ | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | VI | Input operation supply voltage | | 2.7 | | 5.5 | V | | V <sub>PW_ON</sub><br>RESET | Power-ON reset threshold V <sub>I</sub> rising | | | 2.3 | | V | | Io | Output current adjustment | Flash mode for V <sub>I</sub> = 3.5 V to 5.5 V | 117 | | 1500 | mA | | | range I <sub>FLASH</sub> | Flash mode for V <sub>I</sub> = 3.0 V to 3.3 V | 117 | | 1300 | | | | | Flash mode for V <sub>I</sub> = 2.7 V to 5.5 V | 117 | | 1000 | | | | Output current adjustment range I <sub>TORCH</sub> | Torch mode V <sub>I</sub> = 2.7 V to 5.5 V | 29 | | 370 | | | | Auxiliary LED output current adjustment range I <sub>AUXLED</sub> | Ready mode, V <sub>I</sub> = 2.7 V to 5.5 V | 0 | 20 | | | | V <sub>O</sub> | Regulated voltage range | | 2.5 | | 5.0 | V | | FB1 | Feedback voltage | Torch mode | 30 | | 250 | mV | | FB2 | Feedback voltage | Flash mode | 30 | | 250 | mV | | $\Delta I_{O}$ | Output current tolerance | Flash mode, I <sub>O</sub> = 160 mV/R <sub>FL</sub> | -10 | | 10 | % | | R <sub>ON</sub> _ | FB1-FB2 ON resistance | Torch mode, I <sub>O</sub> = 200 mA | | 90 | | mΩ | | l <sub>Q</sub> | Quiescent current in SHUTDOWN mode | | | 1 | | μA | | | Quiescent current in ready - mode | | | 1.8 | | mA | | $f_s$ | Frequency | V <sub>I</sub> = 2.7 V | | 1.8 | | MHz | | ν | Efficiency of the chip itself Note 2 | $V_I$ = 3.2 to 4.2 V, Flash Mode,<br>$I_O$ = 2200 mA | | 80 | | % | | | Efficiency of the whole application <i>Note 1</i> | $V_{I}$ = 3.2 to 4.2 V, Flash Mode,<br>$I_{O}$ = 2200 mA, $V_{O}$ = $V_{fLED\_max}$ + $V_{FB2}$ = 5.02 V<br>See the typical application schematic<br>It is included losses of inductor and sensing resistor | | 70 | | | | OVP | Output over voltage protection | V <sub>I</sub> = 5.5 V, No Load | 5.3 | | | V | | OV <sub>HYST</sub> | Over voltage hysteresis | V <sub>I</sub> = 5.5 V, No Load | | 0.2 | | V | | OTP | Junction over temperature protection | | | 140 | | °C | | OT <sub>HYST</sub> | Junction over temperature hysteresis | | | 20 | | °C | | V <sub>REF4</sub> | NTC hot voltage threshold | Ready mode, I <sub>NTC</sub> = 2mA max | | 1.2 | | V | 11/33 Electrical characteristics STCF06 Table 6. Electrical characteristics (continued) $(T_J$ = -40 to 85 °C, $V_{BAT}$ = $PV_{BAT}$ = 3.6 V, 2 x $C_I$ = 10 μF, $C_O$ = 10 μF, L = 1.5 μH, $R_{FL}$ = 0.15 $\Omega$ , $R_{TR}$ = 1 $\Omega$ , $R_X$ = 15 k $\Omega$ , typ. values are at $T_J$ = 25 °C, unless otherwise specified). | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|-------------------------------------------------------------------------|--------------------------------------------------|------|------|------|------| | V <sub>REF5</sub> | NTC warning voltage threshold | Ready mode, I <sub>NTC</sub> = 2mA max | | 0.56 | | V | | R <sub>ON</sub> T1 | RX-NTC switch ON resistance | Ready mode | | 25 | | Ω | | NTC <sub>LEAK</sub> | RX-NTC switch OFF leakage | Shutdown mode, $V_{NTC} = 2 V$<br>$V_{RX} = GND$ | | | 1 | μA | | V <sub>OL</sub> | Output logic signal level low<br>ATN | I <sub>OL</sub> = 10 mA | | | 0.2 | V | | l <sub>OZ</sub> | Output logic leakage current ATN | $V_{OZ} = 3.3 \text{ V}$ | | | 1 | mA | | V <sub>IL</sub> | Input logic signal level SCL, | V <sub>I</sub> = 2.7 V to 5.5 V | 0 | | 0.4 | ٧ | | V <sub>IH</sub> | SDA, TRIG, TMSK, ADD | | 1.4 | | 3 | | | T <sub>ON</sub> | LED current rise time<br>I <sub>LED</sub> = 0 to I <sub>LED</sub> = max | | | | 2 | ms | Note: 1 Calculated as $(V_{LED}*I_{LED})/(V_{IN}*I_{IN})$ 2 Calculated as $(V_O^*I_{LED})/(V_{IN}^*I_{IN})$ ### 7 Detailed description #### 7.1 Introduction The STCF06 is a buck-boost converter, dedicated to power and control the current of a power white LED in a camera cell phone. The device operates at a typical constant switching frequency of 1.8 MHz. It regulates the LED current up to 1.5 A and supports LED with forward voltage ranging from 2.5 V to 5.0 V. The input voltage supply range from 2.7 V to 5.5 V allows operation from a single cell Lithium-Ion battery. The I²C bus is used to control the device operation and for diagnostic purposes. The current in torch mode is adjustable up to 370 mA. Flash mode current is adjustable up to 1500mA for an input voltage higher than 3.5 V, 1300 mA for an input voltage of 3.0 V at least and 1000 mA when the input voltage is 2.7 V. The Aux LED current can be adjusted from 0 to 20 mA. The device uses an external NTC resistor to sense the temperature of the white LED. These two last functions may not be needed in all applications, and in these cases the relevant external components can be omitted. #### 7.2 Buck-boost converter The regulation of the PWM controller is done by sensing the current of the LED through external sensing resistors ( $R_{FL}$ and $R_{TR}$ , see application schematic). Depending on the forward voltage of the flash LED, the device automatically can change the operation mode between buck (step down) and boost (step up) mode. Three cases can occur: Boost region ( $V_O > V_{BAT}$ ): this configuration is used in most of the cases, as the output voltage $V_O = V_{fLED} + I_{LED} \times R_{FL}$ is higher than $V_{BAT}$ ; Buck region ( $V_O < V_{BAT}$ ); Buck / Boost region ( $V_O \sim V_{BAT}$ ). ### 7.3 Logic pin description #### 7.3.1 SCL, SDA pins These are the standard clock and data pins as defined in the I<sup>2</sup>C bus specification. External pull-up is required according to I<sup>2</sup>C bus specifications. The recommended maximum voltage of these signals should be 3.0 V. #### 7.3.2 TRIG pin This input pin is internally AND-ed with the TRIG\_EN bit to generate the internal signal that activates the flash operation. This gives to the user the possibility to accurately control the flash duration using a dedicated pin, avoiding the I<sup>2</sup>C bus latencies (hard-triggering). No internal pull-up nor pull-down is provided. #### 7.3.3 **ATN** pin This output pin (open-drain, active LOW) is provided to better manage the information transfer from the STCF06 to the $\mu$ P. Because of the limitations of a single master I²C bus configuration, the $\mu$ P should regularly poll the STCF06 to verify if certain operations have been completed, or to check diagnostic information. Alternatively, the $\mu$ P can use the ATN pin to be advised that new data are available in the STAT\_REG, thus avoiding continuous polling. Then the information can be read in the STAT\_REG by a read operation via I²C that, besides, automatically resets the ATN pin. The STAT\_REG bits affecting the ATN pin status are mapped in *Table 15*. No internal pull-up is provided. ### 7.3.4 ADD pin With this pin it is possible to select one of the 4 possible I<sup>2</sup>C slave addresses. No internal pull-up nor pull-down is provided. The pin has to be connected to either GND, V<sub>I</sub>,SCL or SDA to select the desired I<sup>2</sup>C slave address (see *Table 7*) Table 7. Address table | ADD pin | <b>A</b> 7 | <b>A</b> 6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | <b>A</b> 1 | Α0 | |---------|------------|------------|------------|------------|----|----|------------|-----| | GND | 0 | 1 | 1 | 0 | 0 | 0 | 0 | R/W | | VBAT | 0 | 1 | 1 | 0 | 0 | 0 | 1 | R/W | | SDA | 0 | 1 | 1 | 0 | 0 | 1 | 0 | R/W | | SCL | 0 | 1 | 1 | 0 | 0 | 1 | 1 | R/W | #### **7.3.5 TMSK** pin This pin can be used to implement the TX masking function. This function has effect only for flash current settings higher than 370 mA (bit FDIM=7hex). Under this condition, when this pin is pulled high by the $\mu$ P, the current flowing in the LED is forced at 370 mA typ. No internal pull-up or pull-down is provided; to be externally wired to GND if TX masking function is not used. The value corresponds to R<sub>FL</sub> resistor 0.15 ohm. #### 7.4 Power-on reset This mode is initiated by applying a supply voltage above the $V_{PW\_ON\ RESET}$ threshold value. An internal timing (~1 µs) defines the duration of this status. The logic blocks are powered, but the device doesn't respond to any input. The registers are reset to their default values, the ATN and SDA pins are in high-Z, and the I²C slave address is internally set by reading the ADD pin configuration. After the internally defined time has elapsed, the STCF06 automatically enters the Stand-by mode. ### 7.5 Shutdown, shutdown with NTC In this mode only the I²C interface is alive, accepting I²C commands and register settings. The device enters this mode: automatically from power-on reset status; by resetting the PWR\_ON bit from other operation modes. Power consumption is at the minimum (1 $\mu$ A max) if NTC is not activated (NTC\_ON=0). If PWR\_ON and NTC\_ON is set, the T1 is switched ON (see *Figure 1*), allowing the $\mu$ P to measure the LED temperature through its A/D converter. ### 7.6 Ready mode In this mode all internal blocks are turned ON, but the DC-DC converter is disabled and the White LED is disconnected. The NTC circuit can be activated to monitor the temperature of the LED and I<sup>2</sup>C commands and register settings are allowed to be executed immediately. Only in this mode the auxiliary LED is operational and can be turned ON and set at the desired brightness using the AUX REGISTER. The device enters this mode: from Stand-by by setting the PWR\_ON bit; from flash operation by resetting the TRIG pin or the TRIG\_EN bit or automatically from flash operation when the time counter reaches zero; from torch operation by resetting the TCH\_ON bit. The device automatically enters this mode also when an overload or an abnormal condition has been detected during flash or torch operation (*Table 16: Status register details*:). ### 7.7 Single or multiple flash using external ( $\mu$ P) temporization To avoid the I²C bus time latency, it is recommended to use the dedicated TRIG pin to define the flash duration (hard-triggering). The TRIG\_EN bit of CMD\_REG should be set before starting each flash operation, because it could have been reset automatically in the previous flash operation. The flash duration is determined by the pulse length that drives the TRIG pin. As soon as the flash is activated, the system needs typically 1.2 ms to ramp up the output current on the Power LED. The internal time counter will time-out flash operation and keep the LED dissipated energy within safe limits in case of Software deadlock; FTIM register has to be set first, either in Stand-by or in ready mode. Multiple flashes are possible by strobing the TRIG pin. Time out counter will cumulate every flash on-time until the defined time out is reached unless it is reloaded by updating the CMD\_REG. After a single or multiple flash operations are timed-out, the device automatically goes into Ready mode by resetting the TRIG\_EN bit, and also resets the F\_RUN bit. The ATN pin is pulled down to inform the $\mu$ P that the STAT\_REG has been updated. ### 7.8 External (µP) temporization using TRIG\_EN bit Even if it is possible, it is not recommended to use the TRIG\_EN bit to start and stop the flash operation, because of I²C bus latencies: this would result in inaccurate flash timing. Nevertheless, if this operation mode is chosen, the TRIG pin has to be kept High (logic level or wired to $V_{BAT}$ ), leaving the whole flash control to the I²C bus. Also in this operation mode the Time Counter will Time-out flash operation and keep the energy dissipated by the LED within safe limits in case of SW deadlock. ### 7.9 Single flash using internal temporization Flash triggering can be obtained either by TRIG pin (hard-triggering) or by I2C commands (soft-triggering). The first solution is recommended for an accurate start time, while the second is less accurate because of the I<sup>2</sup>C bus time latency. Stop time is defined by the STCF06 internal temporization and its accuracy is determined by the internal oscillator. For hard-triggering, it is necessary to set the TRIG\_EN bit in advance. For soft-triggering, the TRIG pin has to be kept High (logic level or wired to V<sub>BAT</sub>) and the flash can be started by setting the FTIM and the TRIG\_EN through I2C (both are located in the CMD REG). There is a delay time between the moment the flash is triggered and when it appears. This delay is caused by the time necessary to charge up the output capacitor, which is around 1.2 ms depending on battery voltage and output current value. Once triggered, the flash operation will be stopped when the time counter reaches zero. As soon as the flash is finished, the F\_RUN bit is reset, the ATN pin is pulled down for 11 μs to inform the μP that the STAT\_REG has been updated and the device goes back to Ready mode. If it is necessary to make a flash longer than the internal timer allows or a continuous flash, then the FTIM must be reloaded through I<sup>2</sup>C bus every time, before the internal timer reaches zero. For example: To get a continuous flash, set FTIM to 1.5 s and every 1 s reload the CMD\_REG. ## 7.10 Multiple flash using internal temporization This operation has to be processed as a sequence of single flashes using internal temporization starting from hard or soft triggering. Since the TRIG\_EN bit is reset at the end of each flash, it is necessary to reload the CMD\_REG to start the next one. ### 8 I<sup>2</sup>C bus interface Data transmission from the main $\mu P$ to STCF06 and vice versa takes place through the 2 I<sup>2</sup>C bus interface wires, consisting of the two lines SDA and SCL (pull-up resistors to a positive supply voltage must be externally connected). The recommended maximum voltage of these signals should be 3.0 V. ### 8.1 Data validity As shown in *Figure 4*, the data on the SDA line must be stable during the high period of the clock. The HIGH and LOW state of the data line can only change when the clock signal on the SCL line is LOW. SCL SDA DATA LINE STABLE DATA CHANGE ALLOWED Figure 4. Data validity on the I<sup>2</sup>C bus ### 8.2 Start and stop conditions DATA VALID Both DATA and CLOCK lines remain HIGH when the bus is not busy. As shown in *Figure 5* a start condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The stop condition is a LOW to HIGH transition of the SDA line while SCL is HIGH. A STOP condition must be sent before each START condition. CS11340 57 ### 8.3 Byte format Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is transferred first. One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse. Any change in the SDA line at this time will be interpreted as a control signal. Figure 6. Bit transfer ### 8.4 Acknowledge The master ( $\mu$ P) puts a resistive HIGH level on the SDA line during the acknowledge clock pulse (see *Figure 7*). The peripheral (STCF06) that acknowledges has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse. The peripheral which has been addressed has to generate an acknowledge pulse after the reception of each byte, otherwise the SDA line remains at the HIGH level during the ninth clock pulse duration. In this case, the master transmitter can generate the STOP information in order to abort the transfer. Figure 7. Acknowledge on I<sup>2</sup>C bus **Table 8. Interface protocol** | | D | evi | ce a | ddre | ess · | + R/ | W b | it | | | F | Regi | ster | ado | Ires | s | | | | | | Da | ıta | | | | | | |-----------------------|-------|-----|------|------|-------|------|-------------|--------|-------------|-------------|---|------|------|-----|------|---|-------------|-------------|-------------|---|---|----|-----|---|---|-------------|-------------|------------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | S<br>T<br>A<br>R<br>T | M S B | | | | | | L<br>S<br>B | R<br>W | A<br>C<br>K | M<br>S<br>B | | | | | | | L<br>S<br>B | A<br>C<br>K | M<br>S<br>B | | | | | | | L<br>S<br>B | A<br>C<br>K | S<br>T<br>O<br>P | ### 8.5 Writing to a single register Writing to a single register starts with a START bit followed by the 7 bit device address of STCF06. The 8<sup>th</sup> bit is the R/W bit, which is 0 in this case. R/W = 1 means a reading operation. Then the master waits for an acknowledge from STCF06. Then the 8 bit address of register is sent to STCF06. It is also followed by an acknowledge pulse. The last transmitted byte is the data that is going to be written to the register. It is again followed by an acknowledge pulse from STCF06. Then master generates a STOP bit and the communication is over. See *Figure 8* below. Figure 8. Writing to a single register ## 8.6 Interface protocol The interface protocol is composed: - A start condition (START) - A Device address + R/W bit (read =1 / write =0) - A Register address byte - A sequence of data n\* (1 byte + acknowledge) - A stop condition (STOP) The Register address byte determines the first register in which the read or write operation takes place. When the read or write operation is finished, the register address is automatically increased. ### 8.7 Writing to multiple registers with incremental addressing It would be unpractical to send several times the device address and the address of the register when writing to multiple registers. STCF06 supports writing to multiple registers with incremental addressing. When the data is written to a register, the address register is automatically increased, so the next data can be sent without sending the device address and the register address again. See *Figure 9* below. Figure 9. Writing to multiple register with incremental addressing ### 8.8 Reading from a single register The reading operation starts with a START bit followed by the 7 bit device address of STCF06. The 8<sup>th</sup> bit is the R/W bit, which is 0 in this case. STCF06 confirms the receiving of the address + R/W bit by an acknowledge pulse. The address of the register which should be read is sent afterwards and confirmed again by an acknowledge pulse of STCF06 again. Then the master generates a START bit again and sends the device address followed by the R/W bit, which is 1 now. STCF06 confirms the receiving of the address + R/W bit by an acknowledge pulse and starts to send the data to the master. No acknowledge pulse from the master is required after receiving the data. Then the master generates a STOP bit to terminate the communication. See *Figure 10* Figure 10. Reading from a single register ### 8.9 Reading from multiple registers with incremental addressing Reading from multiple registers starts in the same way like reading from a single register. As soon as the first register is read, the register address is automatically increased. If the master generates an acknowledge pulse after receiving the data from the first register, then reading of the next register can start immediately without sending the device address and the register address again. The last acknowledge pulse before the STOP bit is not required. See the *Figure 11*. Figure 11. Reading from multiple registers ## 9 Description of internal registers Table 9. I<sup>2</sup>C register mapping function | Register name | SUB ADDRESS (hex) | Operation | |---------------|-------------------|-----------| | CMD_REG | 00 | R/W | | DIM_REG | 01 | R/W | | AUX_REG | 02 | R/W | | STAT_REG | 03 | R only | Table 10. Command register | CMD_REG<br>(write mode) | MSB | | | | | | | LSB | |-------------------------|--------|---------|--------|--------|--------|--------|--------|--------| | SUB ADD=00 | PWR_ON | TRIG_EN | TCH_ON | NTC_ON | FTIM_3 | FTIM_2 | FTIM_1 | FTIM_0 | | Power-ON<br>RESET Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 9.1 PWR\_ON When set, it activates all analog and power internal blocks including the NTC supporting circuit, and the device is ready to operate (ready mode). As long as PWR\_ON=0, only the I<sup>2</sup>C interface is active, minimizing Stand-by Mode power consumption. ### 9.2 TRIG\_EN This bit is AND-ed with the TRIG pin to generate the internal signal FL\_ON that activates flash mode. By this way, both soft-triggering and hard-triggering of the flash are made possible. If soft-triggering (through $I^2C$ ) is chosen, the TRIG pin is not used and must be kept HIGH (VI). If hard-triggering is chosen, then the TRIG pin has to be connected to a $\mu P$ I/O devoted to flash timing control, and the TRIG\_EN bit must be set in advance. Both triggering modes can benefit of the internal flash time counter, that uses the TRIG\_EN bit and can work either as a safety shut-down timer or as a flash duration timer. flash mode can start only if PWR\_ON=1. LED current is controlled by the value set by the FDIM\_0~3 of the DIM\_REG. ### 9.3 TCH\_ON When set from Ready mode, the STCF06 enters the torch mode. The LED current is controlled by the value set by the TDIM\_0~3 of the DIM\_REG. ### 9.4 NTC\_ON In ready mode, the comparators that monitor the LED temperature are activated if NTC\_ON bit is set. NTC-related blocks are always active regardless of this bit in torch mode and flash mode. #### 9.5 FTIM 0~3 This 4-bits register defines the maximum flash duration. It is intended to limit the energy dissipated by the LED to a maximum safe value or to leave to the STCF06 the control of the flash duration during normal operation. Values from 0~15 correspond to 0 ~ 1.5 s (100 ms steps). The timing accuracy is related to the internal oscillator frequency that clocks the flash time counter (+/- 20 %). Entering flash mode (either by soft or hard triggering) activates the flash time counter, which begins counting down from the value loaded in the F\_TIM register. When the counter reaches zero, flash mode is stopped by resetting TRIG\_EN bit, and simultaneously the ATN pin is set to true (LOW) to alert the µP that the maximum time has been reached. FTIM value remains unaltered at the end of the count. Table 11. Dimming register | DIM_REG<br>(write mode) | MSB | | | | | | | LSB | |----------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | SUB ADD=01 | TDIM_3 | TDIM_2 | TDIM_1 | TDIM_0 | FDIM_3 | FDIM_2 | FDIM_1 | FDIM_0 | | Power-ON, SHUTDOWN<br>MODE RESET Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 9.6 **TDIM 0~3** These 4 bits define the LED current in torch mode with 16 values fitting an exponential law. Max torch current value is 25% of max flash current. (Figure 12) #### 9.7 FDIM\_0~3 These 4 bits define the LED current in flash mode with 16 values fitting an exponential law. The Max value of the current is set by the external resistors $R_{FL}$ and $R_{TR}$ . (Figure 12) Flash and torch current vs. dimming value Figure 12. Note: LED current values refer to $R_{FL}$ =0.15 $\Omega$ , $R_{TR}$ =1.0 $\Omega$ Table 12. Auxiliary register | AUX_REG<br>(write mode) | MSB | | | | | | | LSB | |-------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | SUB ADD=02 | AUXI_3 | AUXI_2 | AUXI_1 | AUXI_0 | AUXT_3 | AUXT_2 | AUXT_1 | AUXT_0 | | Power-ON,<br>SHUTDOWN MODE<br>RESET Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 9.8 AUXI 0~3 This 4 bits register defines the AUX LED current from 0 to 20 mA. See AUX LED Dimming Table for reference. Loading any value between 1 and 15 also starts the AUX LED current source timer, if enabled. The AUX LED current source is active only in Ready mode, and is deactivated in any other mode. ### 9.9 AUXT 0~3 This 4 bit register controls the timer that defines the ON-time of the AUX LED current source. ON-time starts when the AUXI register is loaded with any value other than zero, and stops after the time defined in the AUXT register. Values from 1 to 14 of the AUXT register correspond to an ON-time of the AUX LED ranging from 100 to 1400 ms in 100 ms steps. The value 15 puts the AUX LED to the continuous light mode. The activation/deactivation of the AUX LED current source is controlled using only the AUXI register. Table 13. Auxiliary LED dimming table (1) | AUXI (hex) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | |----------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|------|------| | AUX LED current [mA] | 0.0 | 1.3 | 2.6 | 4.0 | 5.3 | 6.6 | 8.0 | 9.3 | 10.6 | 12.0 | 13.3 | 14.6 | 16.0 | 17.3 | 18.6 | 20.0 | <sup>1. 20</sup> mA output current is achievable only if the supply voltage is higher than 3.3 V. Table 14. Torch mode and flash mode dimming registers settings | T_DIM<br>(hex) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | | | | | | | | | |---------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | F_DIM<br>(hex) | | | | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | LED<br>current<br>[mA] | 28 | 34 | 40 | 48 | 58 | 69 | 83 | 98 | 116 | 139 | 165 | 197 | 220 | 266 | 313 | 373 | 446 | 526 | 633 | 753 | 893 | 1066 | 1266 | 1513 | | Internal<br>step | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | | V <sub>REF1</sub><br>[mV] | 33 | 40 | 47 | 56 | 67 | 80 | 95 | 113 | 134 | 160 | 190 | 227 | 33 | 40 | 47 | 56 | 67 | 79 | 95 | 113 | 134 | 160 | 190 | 227 | | Sense<br>Resist. | R <sub>FL</sub><br>+<br>R <sub>TR</sub> <sub>FL</sub> Note: LED current values refer to $R_{FL}$ = 0.15 $\Omega$ , $R_{TR}$ = 1 $\Omega$ . Table 15. Status register | STAT_REG<br>(read mode) | MSB | | | | | | | LSB | |-------------------------------------------|-----|-------|-------|-------|-------|------|-----|----------| | SUB ADD=03 | N/A | F_RUN | LED_F | NTC_W | NTC_H | OT_F | N/A | VOUTOK_N | | Power-ON,<br>SHUTDOWN MODE<br>RESET Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 9.10 F RUN This bit is kept HIGH by the STCF06 during flash mode. By checking this bit, the $\mu P$ can verify if the flash mode is running or has been terminated by the time counter. #### 9.11 LED F This bit is set by the STCF06 when the voltage seen on the LED pin is $V_{REF2} > 5.3 \, V$ during a torch or flash operation. This condition can be caused by an open LED, indicating a LED failure. The device automatically goes into Ready mode to avoid damage. Internal high frequency filtering avoids false detections. This bit is reset by the STCF06 following a read operation of the STAT\_REG. #### 9.12 NTC W This bit is set HIGH by the STCF06 and the ATN pin is pulled down, when the voltage seen on the pin $R_X$ exceeds $V_{REF4} = 0.56$ V. This threshold corresponds to a warning temperature value at the LED measured by the NTC. The device is still operating, but a warning is sent to the $\mu P$ . This bit is reset by the STCF06 following a read operation of the STAT\_REG. ### 9.13 NTC\_H This bit is set HIGH by the STCF06 and the ATN pin is pulled down, when the voltage seen on the pin $R_X$ exceeds $V_{REF5}$ . This threshold (1.2 V) corresponds to an excess temperature value at the LED measured by the NTC. The device is put in Ready mode to avoid damaging the LED. This bit is reset by the STCF06 following a read operation of the STAT\_REG. ### 9.14 OT\_F This bit is set HIGH by the STCF06 and the ATN pin is pulled down, when the chip over-temperature protection ( $\sim$ 140 $^{\circ}$ C) has put the device in Ready mode. This bit is reset by the STCF06 following a read operation of the STAT REG. ### 9.15 VOUTOK\_N This bit is set by the STCF06. It is used to protect the device, if the output is shorted. The VOUTOK\_N bit is set to HIGH at the start-up. Then a current generator of 20 mA charges the output capacitor for 360 µs typ. and it detects when the output capacitor reaches 100 mV. If this threshold is reached the bit is set to LOW. If the output is shorted to ground or the LED is shorted, this threshold is never reached: the bit stays HIGH, ATN pin is pulled down and the device will not start. This bit is reset following a read operation of the STAT\_REG. Figure 13. VOUTOK\_N behavior Table 16. Status register details | Bit Name | F_RUN<br>(STAT_REG) | LED_F<br>(STAT_REG) | NTC_W<br>(STAT_REG) | NTC_H<br>(STAT_REG) | OT_F<br>(STAT_REG) | VOUTOK_N<br>(STAT_REG) | |----------------------------------|---------------------|---------------------|---------------------|---------------------|--------------------|------------------------| | Default value | 0 | 0 | 0 | 0 | 0 | 0 | | Latched (1) | NO | YES | YES | YES | YES | YES | | Forces<br>Ready mode<br>when set | NO | YES | NO | YES | YES | YES | | Sets ATN<br>LOW when<br>set | NO | YES | YES | YES | YES | YES | <sup>1.</sup> YES means that the bit is set by internal signals and is reset to default by an I<sup>2</sup>C read operation of STAT\_REG. NO means that the bit is set and reset by internal signals in real-time. # 10 Typical performance characteristics Figure 14. Efficiency vs V<sub>BAT</sub> flash mode 90.00 85.00 80.00 75.00 70.00 65.00 60.00 55.00 50.00 2.5 V<sub>LED</sub> = 3.75 V 5 5.5 Figure 15. Efficiency vs V<sub>BAT</sub>, torch mode Figure 16. Maximum output current vs V<sub>BAT</sub> I<sub>O</sub> = 1 A V<sub>BAT</sub> [V] Figure 17. Flash current vs temperature Figure 18. Input current vs V<sub>BAT</sub> Figure 19. Input current vs V<sub>BAT</sub> 577 27/33 Figure 20. $I_{\text{LED}}$ flash vs FDIM Figure 21. I<sub>LED</sub> torch vs TDIM Figure 22. Flash time dimming steps # 11 Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com | TFBGA25 | mechanical | data | |---------|------------|------| |---------|------------|------| | Dim. | | mm. | | | mils. | | |--------|------|------|------|-------|-------|-------| | Dilli. | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | 1.0 | 1.1 | 1.16 | 39.4 | 43.3 | 45.7 | | A1 | | | 0.25 | | | 9.8 | | A2 | 0.78 | | 0.86 | 30.7 | | 33.9 | | b | 0.25 | 0.30 | 0.35 | 9.8 | 11.8 | 13.8 | | D | 2.9 | 3.0 | 3.1 | 114.2 | 118.1 | 122.0 | | D1 | | 2 | | | 78.8 | | | E | 2.9 | 3.0 | 3.1 | 114.2 | 118.1 | 122.0 | | E1 | | 2 | | | 78.8 | | | е | | 0.5 | | | 19.7 | | | SE | | 0.25 | | | 9.8 | | **577** | Tape & ree | TFBGA25 | mechanical | data | |------------|---------|------------|------| |------------|---------|------------|------| | Dim. | mm. | | | inch. | | | |------|------|------|------|-------|-------|--------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | | | 330 | | | 12.992 | | С | 12.8 | | 13.2 | 0.504 | | 0.519 | | D | 20.2 | | | 0.795 | | | | N | 60 | | | 2.362 | | | | Т | | | 14.4 | | | 0.567 | | Ao | | 3.3 | | | 0.130 | | | Во | | 3.3 | | | 0.130 | | | Ko | | 1.60 | | | 0.063 | | | Po | 3.9 | | 4.1 | 0.153 | | 0.161 | | Р | 7.9 | | 8.1 | 0.311 | | 0.319 | Revision history STCF06 # 12 Revision history **Table 17. Document revision history** | Date | Revision | Changes | | |-------------|----------|-------------------------------------------------|--| | 18-Mar-2008 | 1 | First release. | | | 09-May-2008 | 2 | Modified: packaging, <i>Table 1 on page 1</i> . | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2008 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com