## SN75ALS171, SN75ALS171A TRIPLE DIFFERENTIAL BUS TRANSCEIVERS

DW OR J PACKAGE

SLLS056D - AUGUST 1987 - REVISED SEPTEMBER 1995

- Three Bidirectional Transceivers
- Driver Meets or Exceeds the Requirements of ANSI EIA/TIA-422-B and RS-485 and ITU Recommendation V.11
- Two Skew Limits Available
- Designed to Operate Up to 20 Million Data Transfers per Second (FAST-20 SCSI)
- High-Speed Advanced Low-Power Schottky Circuitry
- Low Pulse Skew . . . 5 ns Max
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- Features Independent Driver Enables and Combined Receiver Enables
- Wide Positive and Negative Input/Output Bus Voltages Ranges
- Driver Output Capacity . . . ±60 mA
- Thermal Shutdown Protection
- Driver Positive- and Negative-Current Limiting
- Receiver Input Impedances . . . 12 k $\Omega$  Min
- Receiver Input Sensitivity . . . ±300 mV Max
- Receiver Input Hysteresis . . . 60 mV Typ
- Operates From a Single 5-V Supply
- Glitch-Free Power-Up and Power-Down Protection

#### 

2DE [ 7 14 ] 2A 2D [ 8 13 ] 3B 3R [ 9 12 ] 3A 3DE [ 10 11 ] 3D

#### description

The SN75ALS171 and the SN75ALS171A triple differential bus transceivers are monolithic integrated circuits designed for bidirectional data communication on multipoint bus transmission lines. They are designed for balanced transmission lines, and each driver meets ANSI Standards EIA/TIA-422-B and RS-485 and both the drivers and receivers meet ITU Recommendation V.11. The SN75ALS171A is designed for FAST-20 SCSI and can transmit or receive data pulses as short as 30 ns with a maximum skew of 5 ns.

The SN75ALS171 and the SN75ALS171A operate from a single 5-V power supply. The drivers and receivers have individual active-high and active-low enables, respectively, which can be externally connected together to function as a direction control. The driver differential output and the receiver differential input pairs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC}$  is at 0 V. These ports feature wide positive and negative common-mode voltage ranges making the device suitable for party-line applications.

The SN75ALS171 and the SN75ALS171A are characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **Function Tables**

#### **EACH DRIVER**

| INPUT | ENABLES |     | OUT | PUTS |
|-------|---------|-----|-----|------|
| D     | DE      | CDE | Α   | В    |
| Н     | Н       | Н   | Н   | L    |
| L     | Н       | Н   | L   | Н    |
| Х     | L       | Χ   | Z   | Z    |
| X     | Х       | L   | Z   | Z    |

#### **EACH RECEIVER**

| DIFFERENTIAL INPUTS<br>A-B                              | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.3 V                                 | L            | Н           |
| $-0.3 \text{ V} < \text{V}_{\text{ID}} < 0.3 \text{ V}$ | L            | ?           |
| $V_{ID} \le -0.3 V$                                     | L            | L           |
| X                                                       | Н            | Z           |
| Open                                                    | L            | Н           |

H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

#### **AVAILABLE OPTIONS**

| SKEW LIMIT | PART NU       | PART NUMBER |  |  |  |  |  |
|------------|---------------|-------------|--|--|--|--|--|
| 10 ns      | SN75ALS171DW  | SN75ALS171J |  |  |  |  |  |
| 5 ns       | SN75ALS171ADW |             |  |  |  |  |  |



### logic symbol<sup>†</sup>

#### CDE G5 1DE 5EN1 2DE 5EN2 10 3DE 5EN3 18 RE EN4 19 $\triangleright$ 1▽ 1D 20 1▽ 1B 1 1R ▽ 4 ┚ 2▽ $\triangleright$ 2A 2D 2▽ 2B 1 ▽ 4 2R П 12 3▽ $\triangleright$ 3A 3D 13 3▽ 3B 3R ╜

## † This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



## schematics of inputs and outputs



## SN75ALS171, SN75ALS171A TRIPLE DIFFERENTIAL BUS TRANSCEIVERS

SLLS056D - AUGUST 1987 - REVISED SEPTEMBER 1995

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                             |                                |
|--------------------------------------------------------------------------|--------------------------------|
| Voltage range at any bus terminal                                        | –7 V to 12 V                   |
| Enable input voltage, V <sub>I</sub>                                     | 7 V                            |
| Continuous total power dissipation                                       | . See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>                     | 0°C to 70°C                    |
| Storage temperature range, T <sub>stq</sub>                              |                                |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: DW package | e 260°C                        |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package  | 20000                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|----------------------------------------------------------------------------|------------------------------------------------|---------------------------------------|
| DW      | 1125 mW                                                                    | 9.0 mW/°C                                      | 720 mW                                |
| J       | 1025 mW                                                                    | 8.2 mW/°C                                      | 656 mW                                |

### recommended operating conditions

|                                                                                            |                                                   | MIN  | NOM | MAX  | UNIT |
|--------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----|------|------|
| Supply voltage, VCC                                                                        |                                                   | 4.75 | 5   | 5.25 | V    |
| Voltage at any bus terminal (separately or common mode), V <sub>I</sub> or V <sub>IC</sub> |                                                   | -7   |     | 12   | V    |
| High-level input voltage, VIH                                                              | D, CDE, DE, and RE                                | 2    |     |      | V    |
| Low-level input voltage, V <sub>IL</sub>                                                   | D, CDE, DE, and RE                                |      |     | 0.8  | V    |
| Differential input voltage, V <sub>ID</sub> (see Note 2)                                   | ntial input voltage, V <sub>ID</sub> (see Note 2) |      |     | ±12  | V    |
| High level output ourrent leve                                                             | Driver                                            |      |     | -60  | mA   |
| High-level output current, IOH                                                             | Receiver                                          |      |     | -400 | μΑ   |
| Lourier a straight a straight lo                                                           | Driver                                            |      |     | 60   | A    |
| Low-level output current, IOL                                                              | Receiver                                          |      |     | 8    | mA   |
| Operating free-air temperature, T <sub>A</sub>                                             |                                                   | 0    |     | 70   | °C   |

NOTE 2: Differential-input/output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



NOTE 1: All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.

#### **DRIVER SECTION**

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                           | TEST CO                                               | NDITIONS†                                         | MIN                           | TYP‡ | MAX       | UNIT |
|-------------------|-----------------------------------------------------|-------------------------------------------------------|---------------------------------------------------|-------------------------------|------|-----------|------|
| ٧ıĸ               | Input clamp voltage                                 | I <sub>I</sub> = -18 mA                               |                                                   |                               |      | -1.5      | V    |
| Vo                | Output voltage                                      | I <sub>O</sub> = 0                                    |                                                   | 0                             |      | 6         | V    |
| Vон               | High-level output voltage                           | V <sub>CC</sub> = 4.75 V,<br>V <sub>IL</sub> = 0.8 V, | $V_{IH} = 2 V$ ,<br>$I_{OH} = -55 \text{ mA}$     | 2.7                           |      |           | V    |
| VOL               | Low-level output voltage                            | V <sub>CC</sub> = 4.75 V,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 55 mA |                               |      | 1.7       | V    |
| VOD1              | Differential output voltage                         | I <sub>O</sub> = 0                                    |                                                   | 1.5                           |      | 6         | V    |
| V <sub>OD2</sub>  | Differential output voltage                         | R <sub>L</sub> = 100 Ω,                               | See Figure 1                                      | 1/2 V <sub>OD1</sub><br>or 2§ | 2.5  | 5         | V    |
| _                 |                                                     | R <sub>L</sub> = 54 Ω,                                | See Figure 1                                      | 1.5                           | 2.5  | 5         |      |
| V <sub>OD3</sub>  | Differential output voltage                         | $V_{test} = -7 V to 12 V$ ,                           | See Figure 2                                      | 1.5                           |      | 5         | V    |
| Δ V <sub>OD</sub> | Change in magnitude of differential output voltage¶ |                                                       |                                                   |                               |      | ±0.2      | V    |
| Vac               | Common-mode output voltage                          | $R_L$ = 54 $\Omega$ or 100 $\Omega$ , Se              | See Figure 1                                      |                               |      | 3         | V    |
| Voc               | Common-mode output voltage                          |                                                       |                                                   |                               |      | -1        | V    |
| Δ V <sub>OC</sub> | Change in magnitude of common-mode output voltage¶  |                                                       |                                                   |                               |      | ±0.2      | V    |
| Ю                 | Output current                                      | Output disabled,<br>See Note 3                        | $V_O = 12 \text{ V}$<br>$V_O = -7 \text{ V}$      |                               |      | 1<br>-0.8 | mA   |
|                   |                                                     | D and DE                                              | VO = -7 V                                         | +                             | -    | 20        |      |
| ΙΗ                | High-level enable-input current                     | CDE                                                   | V <sub>IH</sub> = 2.7 V                           |                               |      | 60        |      |
|                   |                                                     | D and DE                                              |                                                   | +                             |      | -100      | μΑ   |
| IIL               | Low-level enable-input current                      | CDE                                                   | V <sub>IL</sub> = 0.4 V                           |                               |      | -900      |      |
|                   |                                                     | V <sub>O</sub> = -6 V                                 | <u> </u>                                          | +                             |      | -250      |      |
|                   |                                                     | V <sub>O</sub> = 0                                    |                                                   |                               |      | -150      |      |
| los               | Short-circuit output current                        | VO = VCC                                              |                                                   | 1                             |      | 250       | mA   |
|                   |                                                     | V <sub>O</sub> = 8 V                                  |                                                   |                               |      | 250       |      |
|                   | Overally system                                     | No. 1 I                                               | Outputs enabled                                   |                               | 69   | 90        | 4    |
| ICC               | Supply current                                      | No load                                               | Outputs disabled                                  |                               | 57   | 78        | mA   |

The power-off measurement in ANSI Standard EIA/TIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.



<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> The minimum V<sub>OD2</sub> with 100-W load is either 1/2 V<sub>OD2</sub> or 2 V, whichever is greater.

<sup>¶</sup>  $\Delta$  | V  $_{OD}$ | and  $\Delta$  | V  $_{OC}$  | are the changes in magnitude of V  $_{OD}$  and V  $_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

NOTE 3: This applies for both power on and off; refer to EIA Standard RS-485 for exact conditions. The EIA/TIA-422-B limit does not apply for a combined driver and receiver terminal.

# SN75ALS171, SN75ALS171A TRIPLE DIFFERENTIAL BUS TRANSCEIVERS

SLLS056D - AUGUST 1987 - REVISED SEPTEMBER 1995

### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                           |         | TEST COND                                                                     | ITIONS                                 | MIN | TYP <sup>†</sup> | MAX | UNIT |
|----------------------|-------------------------------------|---------|-------------------------------------------------------------------------------|----------------------------------------|-----|------------------|-----|------|
|                      |                                     | ALS171  | $R_L = 54 \Omega$ ,                                                           | See Figure 3,                          | 3   |                  | 13  |      |
|                      |                                     | ALS171A | $C_L = 50 \text{ pF}$                                                         |                                        | 6   |                  | 11  |      |
| <sup>t</sup> d(OD)   | Differential output delay time      | ALS171  | $R_{L1} = R_{L3} = 165 \Omega$ ,<br>$C_{L} = 60 \text{ pF}$ ,                 | VTERM = 5 V,<br>See Figure 6           | 3   |                  | 13  | ns   |
|                      |                                     | ALS171A | $R_{L2} = 75 \Omega$                                                          | See rigule o                           | 6   |                  | 11  |      |
| +                    | Pulse skew‡                         |         | $R_L = 54 \Omega$ ,<br>See Figure 3                                           | C <sub>L</sub> = 50 pF,                |     | 1                | 5   | ns   |
| <sup>t</sup> sk(p)   | Pulse skew+                         |         | $R_{L1} = R_{L3} = 165 \Omega$ , $C_{L} = 60 pF$ ,                            | $R_{L2} = 75 \Omega$ ,<br>See Figure 6 |     | 1                | 5   | ns   |
|                      |                                     | ALS171  | $R_L = 54 \Omega$ ,                                                           | C <sub>L</sub> = 50 pF,                |     |                  | 10  |      |
| t <sub>sk(lim)</sub> | Skew limit§                         | ALS171A | See Figure 3                                                                  |                                        |     |                  | 5   | ns   |
|                      |                                     | ALS171  | $R_{L1} = R_{L3} = 165 \Omega$                                                | $R_{L2} = 75 \Omega$ ,                 |     |                  | 10  | 113  |
|                      |                                     | ALS171A | $C_L = 60 \text{ pF},$                                                        | See Figure 6                           |     | 5                |     |      |
|                      |                                     |         | $R_L$ = 54 Ω,<br>See Figure 3                                                 | $C_L = 50 \text{ pF},$                 | 3   | 8                | 13  |      |
| <sup>t</sup> t(OD)   | Differential-output transition time |         | $R_{L1} = R_{L3} = 165 \Omega$ ,<br>$C_{L} = 60 \text{ pF}$ ,<br>See Figure 6 | $R_{L2} = 75 \Omega,$<br>VTERM = 5 V,  | 3   | 8                | 13  | ns   |
| <sup>t</sup> PZH     | Output enable time to high level    |         | $R_L = 110 \Omega$ ,                                                          | See Figure 4                           |     | 30               | 50  | ns   |
| tpzL                 | Output enable time to low level     |         | $R_L = 110 \Omega$ ,                                                          | See Figure 5                           |     | 30               | 50  | ns   |
| <sup>t</sup> PHZ     | Output disable time from high level |         | $R_L = 110 \Omega$ ,                                                          | See Figure 4                           | 3   | 8                | 13  | ns   |
| t <sub>PLZ</sub>     | Output disable time from low level  |         | $R_L = 110 \Omega$ ,                                                          | See Figure 5                           | 3   | 8                | 13  | ns   |
| tPDE                 | Differential-output enable time     |         | $R_{L1} = R_{L3} = 165 \Omega$ ,                                              | $R_{L2} = 75 \Omega$ ,                 | 8   | 30               | 45  | ns   |
| tPDZ                 | Differential-output disable time    |         | $C_L = 60 \text{ pF},$                                                        | See Figure 7                           | 5   | 10               | 45  | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

#### **SYMBOL EQUIVALENTS**

| DATA-SHEET PARAMETER | EIA/TIA-422-B                              | RS-485                                             |
|----------------------|--------------------------------------------|----------------------------------------------------|
| VO                   | V <sub>oa</sub> , V <sub>ob</sub>          | V <sub>oa</sub> , V <sub>ob</sub>                  |
| V <sub>OD1</sub>     | Vo                                         | Vo                                                 |
| V <sub>OD2</sub>     | $V_t (R_L = 100 \Omega)$                   | $V_t (R_L = 54 \Omega)$                            |
| VOD3                 |                                            | V <sub>t</sub> (Test Termination<br>Measurement 2) |
| V <sub>test</sub>    |                                            | V <sub>tst</sub>                                   |
| Δ V <sub>OD</sub>    | $   \vee_{t}   -   \overline{\vee}_{t}   $ | $   \vee_{t}   -   \overline{\vee}_{t}   $         |
| Voc                  | V <sub>os</sub>                            | V <sub>os</sub>                                    |
| Δ V <sub>OC</sub>    | $ V_{OS} - \overline{V}_{OS} $             | $ V_{OS} - \overline{V}_{OS} $                     |
| los                  | $ I_{sa} ,  I_{sb} $                       |                                                    |
| lo                   | $ I_{xa} ,  I_{xb} $                       | I <sub>ia</sub> , I <sub>ib</sub>                  |

<sup>‡</sup> Pulse skew is defined as the |t<sub>d(ODL)</sub>| of each channel. § Skew limit is the maximum difference in propagation delay times between any two channels of one device and between any two devices. This parameter is applicable at one V<sub>CC</sub> and operating temperature within the recommended operating conditions.

#### RECEIVER SECTION

## electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

| PARAMETER        |                                                           | TEST CO                                    | TEST CONDITIONS          |       | TYP <sup>†</sup> | MAX  | UNIT |
|------------------|-----------------------------------------------------------|--------------------------------------------|--------------------------|-------|------------------|------|------|
| V <sub>IT+</sub> | Positive-going input threshold voltage                    | $V_0 = 2.7 V$ ,                            | $I_0 = -0.4 \text{ mA}$  |       |                  | 0.3  | V    |
| VIT-             | Negative-going input threshold voltage                    | $V_0 = 0.5 V$ ,                            | IO = 8 mA                | -0.3‡ |                  |      | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                            |                          |       | 60               |      | mV   |
| VIK              | Enable-input clamp voltage                                | I <sub>I</sub> = -18 mA                    |                          |       |                  | -1.5 | V    |
| VOH              | High-level output voltage                                 | V <sub>ID</sub> = 300 mV,<br>See Figure 8  | $I_{OH} = -400 \mu A,$   | 2.7   |                  |      | V    |
| VOL              | Low-level output voltage                                  | V <sub>ID</sub> = -300 mV,<br>See Figure 8 | $I_{OL} = 8 \text{ mA},$ |       |                  | 0.45 | V    |
| loz              | High-impedance-state output current                       | $V_0 = 0.4 \text{ V to } 2.4 \text{ V}$    |                          |       |                  | ±20  | μΑ   |
| 1.               | Line input current                                        | Other input = 0 V,                         | V <sub>I</sub> = 12 V    |       |                  | 1    | A    |
| '                | Line input current                                        | See Note 4                                 | V <sub>I</sub> = -7 V    |       |                  | -0.8 | mA   |
| ΊΗ               | High-level enable-input current                           | V <sub>IH</sub> = 2.7 V                    |                          |       |                  | 60   | μΑ   |
| Ι <sub>Ι</sub> L | Low-level enable-input current                            | V <sub>IL</sub> = 0.4 V                    |                          |       |                  | -300 | μΑ   |
| rį               | Input resistance                                          |                                            |                          | 12    |                  |      | kΩ   |
| los              | Short-circuit output current                              | $V_{ID} = 300 \text{ mV},$                 | VO = 0                   | -15   |                  | -85  | mA   |
| laa              | Supply current                                            | No load                                    | Outputs enabled          |       | 69               | 90   | mA   |
| Icc              | Зирріу сипепі                                             | INU IUdu                                   | Outputs disabled         |       | 57               | 78   | IIIA |

 $<sup>\</sup>overline{\dagger}$  All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C.

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature range

|                    | PARAMETER                                               |         | TEST CONDITIONS                              | MIN | TYP† | MAX | UNIT |
|--------------------|---------------------------------------------------------|---------|----------------------------------------------|-----|------|-----|------|
|                    | tpi H Propagation delay time, low- to high-level output |         | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ | 9   |      | 19  | 20   |
| <sup>t</sup> PLH   | Propagation delay time, low- to high-level output       | ALS171A | $C_L = 15 \text{ pF},$                       | 11  |      | 16  | ns   |
| t                  | Propagation delay time, high- to low-level output       | ALS171  | $T_A = 25^{\circ}C,$                         | 9   |      | 19  | ne   |
| <sup>t</sup> PHL   | Propagation delay time, high- to low-level output       | ALS171A | See Figure 9                                 | 11  |      | 16  | ns   |
| t <sub>sk(p)</sub> | Pulse skew§                                             |         | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ |     | 2    | 5   | ns   |
|                    | OL 15 M                                                 | ALS171  | $C_L = 15 pF$ ,                              |     |      | 10  |      |
| tsk(lim)           | Skew limit¶                                             | ALS171A | See Figure 9                                 |     |      | 5   | ns   |
| <sup>t</sup> PZH   | Output enable time to high level                        |         | C <sub>L</sub> = 15 pF,                      |     | 7    | 14  | ns   |
| tPZL               | Output enable time to low level                         |         | See Figure 10                                |     | 7    | 14  | ns   |
| <sup>t</sup> PHZ   |                                                         |         | C <sub>L</sub> = 15 pF,                      |     | 20   | 35  | ns   |
| tPLZ               | Output disable time from low level                      |         | See Figure 10                                |     | 8    | 17  | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .



<sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

NOTE 4: This applies for both power on and off; refer to EIA Standard RS-485 for exact conditions.

<sup>§</sup> Pulse skew is defined as the |tpLH-tpHL| of each channel.

<sup>¶</sup> Skew limit is the maximum difference in propagation delay times between any two channels of one device and between any two devices. This parameter is applicable at one V<sub>CC</sub> and operating temperature within the recommended operating conditions.



Figure 1. Driver V<sub>OD</sub> and V<sub>OC</sub>



Figure 2. Driver V<sub>OD3</sub>



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\tilde{f}} \leq$  6 ns,  $t_{\tilde{f}} \leq$  7 ns,  $t_{\tilde{f}} \leq$  8 ns,  $t_{\tilde{f}} \leq$  9 ns,  $t_{$ 

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 3. Driver Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 4. Driver Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 
  - B. CL includes probe and jig capacitance.

Figure 5. Driver Test Circuit and Voltage Waveforms





- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6. Driver Test Circuit and Voltage Waveforms With Double-Differential-SCSI Termination for the Load



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  7 ns,  $t_f \leq$  8 ns,  $t_f$ 

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 7. Driver Differential-Enable and Disable Times With a Double-SCSI Termination



Figure 8. Receiver VOH and VOL



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{f} \leq$  6 ns,  $t_{O} =$  50  $t_{O}$ 

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 9. Receiver Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{f} \leq$  6 ns,  $t_{O} = 50 \ \Omega$ .
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 10. Receiver Test Circuit and Voltage Waveforms

#### TYPICAL CHARACTERISTICS



## DRIVER



Figure 13

#### **TYPICAL CHARACTERISTICS**



RECEIVER
HIGH-LEVEL OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE



4 Figure 15

VOH - High-Level Output Voltage - V



10

15

I<sub>OL</sub> – Low-Level Output Current – mA Figure 16

20

25

30

0

RECEIVER
LOW-LEVEL OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE



Figure 17

#### **TYPICAL CHARACTERISTICS**



### **APPLICATION INFORMATION**



NOTE A: The line should be terminated at both ends in its characteristic impedance. Stub lengths off the main line should be kept as short as possible.

Figure 20. Typical Application Circuit



Figure 21. Typical Differential SCSI Application Circuit

#### **APPLICATION INFORMATION**



Figure 22. Typical Differential SCSI Bus Interface Implementation



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated