- Members of the Texas Instruments SCOPE ${ }^{\text {TM }}$ Family of Testability Products
- Members of the Texas Instruments Widebus ${ }^{T M}$ Family
- State-of-the-Art 3.3-V ABT Design Supports Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)
- Support Unregulated Battery Operation Down to 2.7 V
- UBT ${ }^{\text {m }}$ (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
- Bus Hold on Data Inputs Eliminates the Need for External Pullup Resistors
- B-Port Outputs of 'LVTH182502A Devices Have Equivalent $25-\Omega$ Series Resistors, So No External Resistors Are Required
- Compatible With the IEEE Standard 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture
- SCOPE ${ }^{\text {TM }}$ Instruction Set
- IEEE Standard 1149.1-1990 Required Instructions and Optional CLAMP and HIGHZ
- Parallel-Signature Analysis at Inputs
- Pseudorandom Pattern Generation From Outputs
- Sample Inputs/Toggle Outputs
- Binary Count From Outputs
- Device Identification
- Even-Parity Opcodes
- Packaged in 64-Pin Plastic Thin Quad Flat (PM) Packages Using $0.5-\mathrm{mm}$
Center-to-Center Spacings and 68-Pin Ceramic Quad Flat (HV) Packages Using 25-mil Center-to-Center Spacings


## description

The 'LVTH18502A and 'LVTH182502A scan test devices with 18-bit universal bus transceivers are members of the Texas Instruments SCOPE ${ }^{\text {TM }}$ testability integrated-circuit family. This family of devices supports IEEE Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to the test circuitry is accomplished via the 4 -wire test access port (TAP) interface.
Additionally, these devices are designed specifically for low-voltage (3.3-V) $\mathrm{V}_{\mathrm{CC}}$ operation, but with the capability to provide a TTL interface to a $5-\mathrm{V}$ system environment.
In the normal mode, these devices are 18-bit universal bus transceivers, that combine with D-type latches and D-type flip-flops, they allow data to flow in the transparent, latched, or clocked modes. Another use is as two 9 -bit transceivers or one 18 -bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE universal bus transceivers.
Data flow in each direction is controlled by output-enable ( $\overline{\mathrm{OEAB}}$ and $\overline{\mathrm{OEBA}}$ ), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched while CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When $\overline{O E A B}$ is low, the $B$ outputs are active. When $\overline{O E A B}$ is high, the $B$ outputs are in the high-impedance state. $B$-to- $A$ data flow is similar to A-to-B data flow, but uses the $\overline{O E B A}$, LEBA, and CLKBA inputs.

In the test mode, the normal operation of the SCOPE universal bus transceivers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations according to the protocol described in IEEE Standard 1149.1-1990.

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A 3.3-V ABT SCAN TEST DEVICES <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS <br> SCBS668C - JULY 1996 - REVISED JUNE 2004 

## description (continued)

Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing functions such as parallel-signature analysis (PSA) on data inputs and pseudorandom pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The B-port outputs of 'LVTH182502A, which are designed to source or sink up to 12 mA , include $25-\Omega$ series resistors to reduce overshoot and undershoot.

The SN54LVTH18502A and SN54LVTH182502A are characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SN74LVTH18502A and SN74LVTH182502A are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
(TOP VIEW)


NC - No internal connection
(TOP VIEW)


FUNCTION TABLE $\dagger$
(normal mode, each register)

| INPUTS |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
| B $\overline{\text { OEAB }}$ | LEAB | CLKAB | A |  |
| L | L | L | X | $\mathrm{B}^{\ddagger}$ |
| L | L | $\uparrow$ | L | L |
| L | L | $\uparrow$ | $H$ | H |
| L | H | X | L | L |
| L | H | X | H | H |
| H | X | X | X | Z |

$\dagger$ A-to- $B$ data flow is shown. $B$-to-A data flow is similar,
but uses $\overline{O E B A}, ~ L E B A, ~ a n d ~ C L K B A . ~$
$\ddagger$ Output level before the indicated steady-state input conditions are established

## functional block diagram



Pin numbers shown are for the PM package.

Terminal Functions

| TERMINAL NAME | DESCRIPTION |
| :---: | :--- |
| 1A1-1A9, <br> 2A1-2A9 | Normal-function A-bus I/O ports. See function table for normal-mode logic. |
| 1B1-1B9, <br> 2B1-2B9 | Normal-function B-bus I/O ports. See function table for normal-mode logic. |
| 1CLKAB, 1CLKBA, <br> 2CLKAB, 2CLKBA | Normal-function clock inputs. See function table for normal-mode logic. |
| GND | Ground |
| 1LEAB, 1LEBA, <br> 2LEAB, 2LEBA | Normal-function latch enables. See function table for normal-mode logic. |
| $1 \overline{\mathrm{OEAB}}, 1 \overline{\mathrm{OEBA}}$, <br> 2 $\overline{\mathrm{OEAB}}, 2 \overline{\mathrm{OEBA}}$ | Normal-function output enables. See function table for normal-mode logic. An internal pullup at each terminal forces the <br> terminal to a high level if left unconnected. |
| TCK | Test clock. One of four terminals required by IEEE Standard 1149.1-1990. Test operations of the device are synchronous <br> to TCK. Data is captured on the rising edge of TCK and outputs change on the falling edge of TCK. |
| TDI | Test data input. One of four terminals required by IEEE Standard 1149.1-1990. TDI is the serial input for shifting data <br> through the instruction register or selected data register. An internal pullup forces TDI to a high level if left unconnected. |
| TDO | Test data output. One of four terminals required by IEEE Standard 1149.1-1990. TDO is the serial output for shifting data <br> through the instruction register or selected data register. |
| TMS | Test mode select. One of four terminals required by IEEE Standard 1149.1-1990. TMS directs the device through its TAP <br> controller states. An internal pullup forces TMS to a high level if left unconnected. |
| VCC | Supply voltage |

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A 3.3-V ABT SCAN TEST DEVICES WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS 

SCBS668C - JULY 1996 - REVISED JUNE 2004

## test architecture

Serial-test information is conveyed by means of a 4-wire test bus or TAP that conforms to IEEE Standard 1149.1-1990. Test instructions, test data, and test control signals all are passed along this serial-test bus. The TAP controller monitors two signals from the test bus, TCK and TMS. The TAP controller extracts the synchronization (TCK) and state control (TMS) signals from the test bus and generates the appropriate on-chip control signals for the test structures in the device. Figure 1 shows the TAP-controller state diagram.

The TAP controller is fully synchronous to the TCK signal. Input data is captured on the rising edge of TCK and output data changes on the falling edge of TCK. This scheme ensures that data to be captured is valid for one-half of the TCK cycle.

The functional block diagram shows the IEEE Standard 1149.1-1990 4-wire test bus and boundary-scan architecture and the relationship among the test bus, the TAP controller, and the test registers. As shown, the device contains an 8-bit instruction register and four test-data registers: a 48-bit boundary-scan register, a 3-bit boundary-control register, a 1-bit bypass register, and a 32-bit device identification register.


Figure 1. TAP-Controller State Diagram

## state diagram description

The TAP controller is a synchronous finite-state machine that provides test control signals throughout the device. The state diagram shown in Figure 1 is in accordance with IEEE Standard 1149.1-1990. The TAP controller proceeds through its states, based on the level of TMS at the rising edge of TCK.
As shown, the TAP controller consists of 16 states. There are six stable states (indicated by a looping arrow in the state diagram) and ten unstable states. A stable state is a state the TAP controller can retain for consecutive TCK cycles. Any state that does not meet this criterion is an unstable state.
There are two main paths through the state diagram: one to access and control the selected data register and one to access and control the instruction register. Only one register can be accessed at a time.

## Test-Logic-Reset

The device powers up in the Test-Logic-Reset state. In the stable Test-Logic-Reset state, normal logic function of the device is performed when test logic is reset and disabled. The instruction register is reset to an opcode that selects the optional IDCODE instruction, if supported, or the BYPASS instruction. Certain data registers also can be reset to their power-up values.
The state machine is constructed such that the TAP controller returns to the Test-Logic-Reset state in no more than five TCK cycles if TMS is left high. The TMS pin has an internal pullup resistor that forces it high if left unconnected or if a board defect causes it to be open circuited.

For the 'LVTH18502A and 'LVTH182502A, the instruction register is reset to the binary value 10000001, which selects the IDCODE instruction. Bits 47-44 in the boundary-scan register are reset to logic 1, ensuring that these cells, which control A-port and B-port outputs, are set to benign values (i.e., if test mode were invoked, the outputs would be at the high-impedance state). Reset value of other bits in the boundary-scan register should be considered indeterminate. The boundary-control register is reset to the binary value 010, which selects the PSA test operation.

## Run-Test//dle

The TAP controller must pass through the Run-Test/Idle state (from Test-Logic-Reset) before executing any test operations. The Run-Test/Idle state also can be entered, following data-register or instruction-register scans. Test logic can be actively running a test or can be idle when Run-Test/Idle is a stable state. The test operations selected by the boundary-control register are performed while the TAP controller is in the Run-Test/Idle state.

## Select-DR-Scan, Select-IR-Scan

No specific function is performed in the Select-DR-Scan and Select-IR-Scan states, and the TAP controller exits either of these states on the next TCK cycle. These states allow the selection of either data-register scan or instruction-register scan.

## Capture-DR

When a data-register scan is selected, the TAP controller must pass through the Capture-DR state. In the Capture-DR state, the selected data register can capture a data value as specified by the current instruction. Such capture operations occur on the rising edge of TCK, upon which the TAP controller exits the Capture-DR state.

## Shift-DR

Upon entry to the Shift-DR state, the data register is placed in the scan path between TDI and TDO and, on the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic level present in the least-significant bit of the selected data register.
While in the stable Shift-DR state, data is serially shifted through the selected data register on each TCK cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-DR state (i.e., no shifting occurs during the TCK cycle in which the TAP controller changes from Capture-DR to Shift-DR or from Exit2-DR to Shift-DR). The last shift occurs on the rising edge of TCK, upon which the TAP controller exits the Shift-DR state.

## Exit1-DR, Exit2-DR

The Exit1-DR and Exit2-DR states are temporary states that end a data-register scan. It is possible to return to the Shift-DR state from either Exit1-DR or Exit2-DR without recapturing the data register. On the first falling edge of TCK after entry to Exit1-DR, TDO goes from the active state to the high-impedance state.

## Pause-DR

No specific function is performed in the stable Pause-DR state, in which the TAP controller can remain indefinitely. The Pause-DR state suspends and resumes data-register scan operations without loss of data.

## Update-DR

If the current instruction calls for the selected data register to be updated with current data, the update occurs on the falling edge of TCK, following entry to the Update-DR state.

## Capture-IR

When an instruction-register scan is selected, the TAP controller must pass through the Capture-IR state. In the Capture-IR state, the instruction register captures its current status value. This capture operation occurs on the rising edge of TCK, upon which the TAP controller exits the Capture-IR state. For the 'LVTH18502A and 'LVTH182502A, the status value loaded in the Capture-IR state is the fixed binary value 10000001.

## Shift-IR

Upon entry to the Shift-IR state, the instruction register is placed in the scan path between TDI and TDO. On the first falling edge of TCK, TDO goes from the high-impedance state to the active state. TDO enables to the logic level present in the least-significant bit of the instruction register.
While in the stable Shift-IR state, instruction data is serially shifted through the instruction register on each TCK cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-IR state (i.e., no shifting occurs during the TCK cycle in which the TAP controller changes from Capture-IR to Shift-IR or from Exit2-IR to Shift-IR). The last shift occurs on the rising edge of TCK, upon which the TAP controller exits the Shift-IR state.

## Exit1-IR, Exit2-IR

The Exit1-IR and Exit2-IR states are temporary states that end an instruction-register scan. It is possible to return to the Shift-IR state from either Exit1-IR or Exit2-IR without recapturing the instruction register. On the first falling edge of TCK after entry to Exit1-IR, TDO goes from the active state to the high-impedance state.

## Pause-IR

No specific function is performed in the stable Pause-IR state, in which the TAP controller can remain indefinitely. The Pause-IR state suspends and resumes instruction-register scan operations without loss of data.

## Update-IR

The current instruction is updated and takes effect on the falling edge of TCK, following entry to the Update-IR state.

## register overview

With the exception of the bypass and device-identification registers, any test register can be thought of as a serial shift register with a shadow latch on each bit. The bypass and device-identification registers differ in that they contain only a shift register. During the appropriate capture state (Capture-IR for instruction register, Capture-DR for data registers), the shift register can be parallel loaded from a source specified by the current instruction. During the appropriate shift state (Shift-IR or Shift-DR), the contents of the shift register are shifted out from TDO, while new contents are shifted in at TDI. During the appropriate update state (Update-IR or Update-DR), the shadow latches are updated from the shift register.

## instruction register description

The instruction register (IR) is eight bits long and tells the device what instruction is to be executed. Information contained in the instruction includes the mode of operation (either normal mode, in which the device performs its normal logic function, or test mode, in which the normal logic function is inhibited or altered), the test operation to be performed, which of the four data registers is to be selected for inclusion in the scan path during data-register scans, and the source of data to be captured into the selected data register during Capture-DR.
Table 3 lists the instructions supported by the 'LVTH18502A and 'LVTH182502A. The even-parity feature specified for SCOPE ${ }^{\text {TM }}$ devices is supported in this device. Bit 7 of the instruction opcode is the parity bit. Any instructions that are defined for SCOPE ${ }^{T M}$ devices, but are not supported by this device, default to BYPASS.
During Capture-IR, the IR captures the binary value 10000001. As an instruction is shifted in, this value is shifted out via TDO and can be inspected as verification that the IR is in the scan path. During Update-IR, the value that has been shifted into the IR is loaded into shadow latches. At this time, the current instruction is updated and any specified mode change takes effect. At power up or in the Test-Logic-Reset state, the IR is reset to the binary value 10000001, which selects the IDCODE instruction. The IR order of scan is shown in Figure 2.


Figure 2. Instruction Register Order of Scan

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A <br> 3.3-V ABT SCAN TEST DEVICES <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS 

SCBS668C - JULY 1996 - REVISED JUNE 2004

## data register description

## boundary-scan register

The boundary-scan register (BSR) is 48 bits long. It contains one boundary-scan cell (BSC) for each normal-function input pin and one BSC for each normal-function I/O pin (one single cell for both input data and output data). The BSR is used 1) to store test data that is to be applied externally to the device output pins, and/or 2) to capture data that appears internally at the outputs of the normal on-chip logic and/or externally at the device input pins.

The source of data to be captured into the BSR during Capture-DR is determined by the current instruction. The contents of the BSR can change during Run-Test/Idle as determined by the current instruction. At power up or in Test-Logic-Reset, BSCs 47-44 are reset to logic 1, ensuring that these cells, which control A-port and B-port outputs are set to benign values (i.e., if test mode were invoked, the outputs would be at the high-impedance state). Reset values of other BSCs should be considered indeterminate.

The BSR order of scan is from TDI through bits 47-0 to TDO. Table 1 shows the BSR bits and their associated device pin signals.

Table 1. Boundary-Scan Register Configuration

| BSR BIT <br> NUMBER | DEVICE <br> SIGNAL | BSR BIT <br> NUMBER | DEVICE <br> SIGNAL | BSR BIT <br> NUMBER | DEVICE <br> SIGNAL |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 47 | $2 \overline{\mathrm{OEAB}}$ | 35 | $2 \mathrm{~A} 9-\mathrm{I} / \mathrm{O}$ | 17 | $2 \mathrm{~B} 9-\mathrm{I} / \mathrm{O}$ |
| 46 | $1 \overline{\mathrm{OEAB}}$ | 34 | $2 \mathrm{~A} 8-\mathrm{I} / \mathrm{O}$ | 16 | $2 \mathrm{~B} 8-\mathrm{I} / \mathrm{O}$ |
| 45 | $2 \overline{\mathrm{OEBA}}$ | 33 | $2 \mathrm{~A} 7-\mathrm{I} / \mathrm{O}$ | 15 | $2 \mathrm{~B} 7-\mathrm{I} / \mathrm{O}$ |
| 44 | $1 \overline{\mathrm{OEBA}}$ | 32 | $2 \mathrm{~A} 6-\mathrm{I} / \mathrm{O}$ | 14 | $2 \mathrm{~B} 6-\mathrm{I} / \mathrm{O}$ |
| 43 | 2 CLKAB | 31 | $2 \mathrm{~A} 5-\mathrm{I} / \mathrm{O}$ | 13 | $2 \mathrm{~B} 5-\mathrm{I} / \mathrm{O}$ |
| 42 | 1 CLKAB | 30 | $2 \mathrm{~A}-\mathrm{I} / \mathrm{O}$ | 12 | $2 \mathrm{~B} 4-\mathrm{I} / \mathrm{O}$ |
| 41 | 2 CLKBA | 29 | $2 \mathrm{~A} 3-\mathrm{I} / \mathrm{O}$ | 11 | $2 \mathrm{~B} 3-\mathrm{I} / \mathrm{O}$ |
| 40 | 1 CLKBA | 28 | $2 \mathrm{~A} 2-\mathrm{I} / \mathrm{O}$ | 10 | $2 \mathrm{~B} 2-\mathrm{I} / \mathrm{O}$ |
| 39 | 2 LEAB | 27 | $2 \mathrm{~A} 1 / \mathrm{O}$ | 9 | $2 \mathrm{~B} 1-\mathrm{I} / \mathrm{O}$ |
| 38 | 1 LEAB | 26 | $1 \mathrm{~A} 9-\mathrm{I} / \mathrm{O}$ | 8 | $1 \mathrm{~B} 9-\mathrm{I} / \mathrm{O}$ |
| 37 | 2 LEBA | 25 | $1 \mathrm{~A} 8-\mathrm{I} / \mathrm{O}$ | 7 | $1 \mathrm{~B} 8-\mathrm{I} / \mathrm{O}$ |
| 36 | 1 LEBA | 24 | $1 \mathrm{~A}-\mathrm{I} / \mathrm{O}$ | 6 | $1 \mathrm{~B} 7-\mathrm{I} / \mathrm{O}$ |
| -- | -- | 23 | $1 \mathrm{~A} 6-\mathrm{I} / \mathrm{O}$ | 5 | $1 \mathrm{~B} 6-\mathrm{I} / \mathrm{O}$ |
| -- | -- | 22 | $1 \mathrm{~A} 5-\mathrm{I} / \mathrm{O}$ | 4 | $1 \mathrm{~B} 5-\mathrm{I} / \mathrm{O}$ |
| -- | -- | 21 | $1 \mathrm{~A} 4-\mathrm{I} / \mathrm{O}$ | 3 | $1 \mathrm{~B} 4-\mathrm{I} / \mathrm{O}$ |
| -- | -- | 20 | $1 \mathrm{~A} 3-\mathrm{I} / \mathrm{O}$ | 2 | $1 \mathrm{~B} 3-\mathrm{I} / \mathrm{O}$ |
| -- | -- | 19 | $1 \mathrm{~A} 2-\mathrm{I} / \mathrm{O}$ | 1 | $1 \mathrm{~B} 2-\mathrm{I} / \mathrm{O}$ |
| -- | -- | 18 | $1 \mathrm{~A} 1-\mathrm{I} / \mathrm{O}$ | 0 | $1 \mathrm{~B} 1-\mathrm{I} / \mathrm{O}$ |

## boundary-control register

The boundary-control register ( BCR ) is three bits long. The BCR is used in the context of the boundary-run test (RUNT) instruction to implement additional test operations not included in the basic SCOPE ${ }^{\text {TM }}$ instruction set. Such operations include PRPG, PSA, and binary count up (COUNT). Table 4 shows the test operations that are decoded by the BCR.
During Capture-DR, the contents of the BCR are not changed. At power up or in Test-Logic-Reset, the BCR is reset to the binary value 010, which selects the PSA test operation. The BCR order of scan is shown in Figure 3.


Figure 3. Boundary-Control Register Order of Scan

## bypass register

The bypass register is a 1-bit scan path that can be selected to shorten the length of the system scan path, reducing the number of bits per test pattern that must be applied to complete a test operation. During Capture-DR, the bypass register captures a logic 0 . The bypass register order of scan is shown in Figure 4.


Figure 4. Bypass Register Order of Scan

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A <br> 3.3-V ABT SCAN TEST DEVICES <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS <br> SCBS668C - JULY 1996 - REVISED JUNE 2004 

## device-identification register

The device-identification register (IDR) is 32 bits long. It can be selected and read to identify the manufacturer, part number, and version of this device.
For the 'LVTH18502A, the binary value 00110000000000011100000000101111 (3001C02F, hex) is captured (during Capture-DR state) in the IDR to identify this device as Texas Instruments SN54/74LVTH18502A.
For the 'LVTH182502A, the binary value 00110000000000100001000000101111 (3002102F, hex) is captured (during Capture-DR state) in the device-identification register to identify this device as Texas Instruments SN54/74LVTH182502A.

The IDR order of scan is from TDI through bits 31-0 to TDO. Table 2 shows the IDR bits and their significance.
Table 2. Device-Identification Register Configuration

| IDR BIT <br> NUMBER | IDENTIFICATION <br> SIGNIFICANCE | IDR BIT <br> NUMBER | IDENTIFICATION <br> SIGNIFICANCE | IDR BIT <br> NUMBER | IDENTIFICATION <br> SIGNIFICANCE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 31 | VERSION3 | 27 | PARTNUMBER15 | 11 | MANUFACTURER10 $\dagger$ |
| 30 | VERSION2 | 26 | PARTNUMBER14 | 10 | MANUFACTURER09 $\dagger$ |
| 29 | VERSION1 | 25 | PARTNUMBER13 | 9 | MANUFACTURER08 $\dagger$ |
| 28 | VERSION0 | 24 | PARTNUMBER12 | 8 | MANUFACTURER07 $\dagger$ |
| -- | -- | 23 | PARTNUMBER11 | 7 | MANUFACTURER06 $\dagger$ |
| -- | -- | 22 | PARTNUMBER10 | 6 | MANUFACTURER05 $\dagger$ |
| -- | -- | 21 | PARTNUMBER09 | 5 | MANUFACTURER04 $\dagger$ |
| -- | -- | 20 | PARTNUMBER08 | 4 | MANUFACTURER03 $\dagger$ |
| -- | -- | 19 | PARTNUMBER07 | 3 | MANUFACTURER02 $\dagger$ |
| -- | -- | 18 | PARTNUMBER06 | 2 | MANUFACTURER01 $\dagger$ |
| -- | -- | 17 | PARTNUMBER05 | 1 | MANUFACTURER00 $\dagger$ |
| -- | -- | 16 | PARTNUMBER04 | 0 | LOGIC1 $\dagger$ |
| -- | -- | 15 | PARTNUMBER03 | -- | -- |
| -- | -- | 14 | PARTNUMBER02 | -- | --- |
| -- | -- | 13 | PARTNUMBER01 | -- | -- |
| -- | -- | 12 | PARTNUMBER00 | -- | -- |

$\dagger$ Note that, for TI products, bits 11-0 of the device-identification register always contain the binary value 000000101111 (02F, hex).

## instruction-register opcode description

The instruction-register opcodes are shown in Table 3. The following descriptions detail the operation of each instruction.

Table 3. Instruction-Register Opcodes

| BINARY CODE <br> BIT 7 $\rightarrow$ BIT 0 <br> MSB $\rightarrow$ LSB | SCOPE OPCODE | DESCRIPTION | SELECTED DATA <br> REGISTER | MODE |
| :---: | :---: | :---: | :---: | :---: |
| 00000000 | EXTEST | Boundary scan | Boundary scan | Test |
| 10000001 | IDCODE | Identification read | Device identification | Normal |
| 10000010 | SAMPLE/PRELOAD | Sample boundary | Boundary scan | Normal |
| 00000011 | BYPASS $\ddagger$ | Bypass scan | Bypass | Normal |
| 10000100 | BYPASS $\ddagger$ | Bypass scan | Bypass | Normal |
| 00000101 | BYPASS $\ddagger$ | Bypass scan | Bypass | Normal |
| 00000110 | HIGHZ | Control boundary to high impedance | Bypass | Modified test |
| 10000111 | CLAMP | Control boundary to $1 / 0$ | Bypass | Test |
| 10001000 | BYPASS $\ddagger$ | Boundary-run test | Bypass | Normal |
| 00001001 | RUNT | Boundary read | Bypass | Test |
| 00001010 | READBN | Boundary read | Boundary scan | Normal |
| 10001011 | READBT | Boundary self test | Boundary scan | Test |
| 00001100 | TOLLTST | Boundary toggle outputs | Bypass | Test |
| 10001101 | SCANCN | Boundary-control register scan | Boundary control | Normal |
| 10001110 | SCANCT | Boundary-control register scan | Boundary control | Test |
| 00001111 | BYPASass scan | Bypass | Normal |  |
| All others |  |  |  | Normal |

$\dagger$ Bit 7 is used to maintain even parity in the 8 -bit instruction.
$\ddagger$ The BYPASS instruction is executed in lieu of a SCOPE ${ }^{\top M}$ instruction that is not supported in the 'LVTH18502A or 'LVTH182502A.

## boundary scan

This instruction conforms to the IEEE Standard 1149.1-1990 EXTEST instruction. The BSR is selected in the scan path. Data appearing at the device input and I/O pins is captured in the associated BSCs. Data that has been scanned into the I/O BSCs for pins in the output mode is applied to the device I/O pins. Data present at the device pins, except for output enables, is passed through the BSCs to the normal on-chip logic. For l/O pins, the operation of a pin as input or output is determined by the contents of the output-enable BSCs (bits 47-44 of the BSR). When a given output enable is active (logic 0 ), the associated $I / O$ pins operate in the output mode. Otherwise, the I/O pins operate in the input mode, and the device operates in the test mode.

## identification read

This instruction conforms to the IEEE Standard 1149.1-1990 IDCODE instruction. The IDR is selected in the scan path, and the device operates in the normal mode.

## sample boundary

This instruction conforms to the IEEE Standard 1149.1-1990 SAMPLE/PRELOAD instruction. The BSR is selected in the scan path. Data appearing at the device input pins and I/O pins in the input mode is captured in the associated BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the BSCs associated with I/O pins in the output mode, and the device operates in the normal mode.

## bypass scan

This instruction conforms to the IEEE Standard 1149.1-1990 BYPASS instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR, and the device operates in the normal mode.

## control boundary to high impedance

This instruction conforms to the IEEE Standard 1149.1a-1993 HIGHZ instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in a modified test mode in which all device I/O pins are placed in the high-impedance state, the device input pins remain operational, and the normal on-chip logic function is performed.

## control boundary to $\mathbf{1 / 0}$

This instruction conforms to the IEEE Standard 1149.1a-1993 CLAMP instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the I/O BSCs for pins in the output mode is applied to the device I/O pins, and the device operates in the test mode.

## boundary-run test

The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR, and the device operates in the test mode. The test operation specified in the BCR is executed during Run-Test/Idle. The five test operations decoded by the BCR are: sample inputs/toggle outputs (TOPSIP), PRPG, PSA, simultaneous PSA and PRPG (PSA/PRPG), and simultaneous PSA and binary count up (PSA/COUNT).

## boundary read

The BSR is selected in the scan path. The value in the BSR remains unchanged during Capture-DR. This instruction is useful for inspecting data after a PSA operation.

## boundary self test

The BSR is selected in the scan path. All BSCs capture the inverse of their current values during Capture-DR. In this way, the contents of the shadow latches can be read out to verify the integrity of both shift-register and shadow-latch elements of the BSR. The device operates in the normal mode.

## boundary toggle outputs

The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the shift-register elements of the selected output-mode BSCs is toggled on each rising edge of TCK in Run-Test/Idle and is then updated in the shadow latches and applied to the associated device I/O pins on each falling edge of TCK in Run-Test//dle. Data in the input-mode BSCs remains constant. Data appearing at the device input or I/O pins is not captured in the input-mode BSCs, and the device operates in the test mode.

## boundary-control-register scan

The BCR is selected in the scan path. The value in the BCR remains unchanged during Capture-DR. This operation must be performed before a boundary-run test operation to specify which test operation is to be executed.

## boundary-control-register opcode description

The BCR opcodes are decoded from BCR bits 2-0 as shown in Table 4. The selected test operation is performed while the RUNT instruction is executed in the Run-Test/Idle state. The following descriptions detail the operation of each BCR instruction and illustrate the associated PSA and PRPG algorithms.

Table 4. Boundary-Control Register Opcodes

| BINARY CODE <br> BIT $2 \rightarrow$ BIT 0 <br> MSB $\rightarrow$ LSB | DESCRIPTION |
| :---: | :--- |
| X00 | Sample inputs/toggle outputs (TOPSIP) |
| X01 | Pseudorandom pattern generation/36-bit mode (PRPG) |
| X10 | Parallel-signature analysis/36-bit mode (PSA) |
| 011 | Simultaneous PSA and PRPG/18-bit mode (PSA/PRPG) |
| 111 | Simultaneous PSA and binary count up/18-bit mode (PSA/COUNT) |

While the control input BSCs (bits 47-36) are not included in the toggle, PSA, PRPG, or COUNT algorithms, the output-enable BSCs (bits 47-44 of the BSR) control the drive state (active or high impedance) of the selected device output pins. These BCR instructions are valid only when both bytes of the device are operating in one direction of data flow (i.e., $1 \overline{\mathrm{OEAB}} \neq 1 \overline{\mathrm{OEBA}}$ and $2 \overline{\mathrm{OEAB}} \neq 2 \overline{\mathrm{OEBA}}$ ) and in the same direction of data flow (i.e., $1 \overline{\mathrm{OEAB}}=2 \overline{\mathrm{OEAB}}$ and $1 \overline{\mathrm{OEBA}}=2 \overline{\mathrm{OEBA}})$. Otherwise, the bypass instruction is operated.

## sample inputs/toggle outputs (TOPSIP)

Data appearing at the selected device input-mode I/O pins is captured in the shift-register elements of the associated BSCs on each rising edge of TCK. Data in the shift-register elements of the selected output-mode BSCs is toggled on each rising edge of TCK, updated in the shadow latches, and applied to the associated device I/O pins on each falling edge of TCK.

## pseudorandom pattern generation (PRPG)

A pseudorandom pattern is generated in the shift-register elements of the selected BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output-mode I/O pins on each falling edge of TCK. The 36-bit linear-feedback shift-register algorithms through which the patterns are generated is shown in Figures 5 and 6 . An initial seed value should be scanned into the BSR before performing this operation. A seed value of all zeroes does not produce additional patterns.


Figure 5. 36-Bit PRPG Configuration (1 $\overline{\mathrm{OEAB}}=2 \overline{\mathrm{OEAB}}=0,1 \overline{\mathrm{OEBA}}=2 \overline{\mathrm{OEBA}}=1$ )


Figure 6. 36-Bit PRPG Configuration ( $1 \overline{\mathrm{OEAB}}=2 \overline{\mathrm{OEAB}}=1,1 \overline{\mathrm{OEBA}}=2 \overline{\mathrm{OEBA}}=0$ )

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A 3.3-V ABT SCAN TEST DEVICES <br> <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS 

 <br> <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS}
parallel-signature analysis (PSA)
Data appearing at the selected device input-mode I/O pins is compressed into a 36-bit parallel signature in the shift-register elements of the selected BSCs on each rising edge of TCK. Data in the shadow latches of the selected output-mode BSCs remains constant and is applied to the associated device I/O pins. Figures 7 and 8 show the 36-bit linear-feedback shift-register algorithms through which the signature is generated. An initial seed value should be scanned into the BSR before performing this operation.


Figure 7. 36-Bit PSA Configuration $(1 \overline{O E A B}=2 \overline{O E A B}=0,1 \overline{O E B A}=2 \overline{O E B A}=1)$


Figure 8. 36-Bit PSA Configuration ( $\overline{\text { OEAB }}=2 \overline{O E A B}=1,1 \overline{O E B A}=2 \overline{O E B A}=0$ )

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A 3.3-V ABT SCAN TEST DEVICES <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS 

SCBS668C - JULY 1996 - REVISED JUNE 2004

## simultaneous PSA and PRPG (PSA/PRPG)

Data appearing at the selected device input-mode I/O pins is compressed into an 18-bit parallel signature in the shift-register elements of the selected input-mode BSCs on each rising edge of TCK. At the same time, an 18-bit pseudorandom pattern is generated in the shift-register elements of the selected output-mode BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device I/O pins on each falling edge of TCK. Figures 9 and 10 show the 18-bit linear-feedback shift-register algorithms through which the signature and patterns are generated. An initial seed value should be scanned into the BSR before performing this operation. A seed value of all zeroes does not produce additional patterns.

)





Figure 9. 18-Bit PSA/PRPG Configuration $(1 \overline{\mathrm{OEAB}}=2 \overline{\mathrm{OEAB}}=0,1 \overline{\mathrm{OEBA}}=2 \overline{\mathrm{OEBA}}=1$ )


Figure 10. 18-Bit PSA/PRPG Configuration ( $1 \overline{\mathrm{OEAB}}=2 \overline{\mathrm{OEAB}}=1,1 \overline{\mathrm{OEBA}}=2 \overline{\mathrm{OEBA}}=0$ )

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A 3.3-V ABT SCAN TEST DEVICES <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS 

## simultaneous PSA and binary count up (PSA/COUNT)

Data appearing at the selected device input-mode I/O pins is compressed into an 18-bit parallel signature in the shift-register elements of the selected input-mode BSCs on each rising edge of TCK. At the same time, an 18-bit binary count-up pattern is generated in the shift-register elements of the selected output-mode BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device I/O pins on each falling edge of TCK. Figures 11 and 12 show the 18-bit linear-feedback shift-register algorithms through which the signature is generated. An initial seed value should be scanned into the BSR before performing this operation.




Figure 11. 18 -Bit PSA/COUNT Configuration $(1 \overline{O E A B}=2 \overline{\mathrm{OEAB}}=0,1 \overline{\mathrm{OEBA}}=2 \overline{\mathrm{OEBA}}=1)$

$\oplus=\rrbracket$


Figure 12. 18 -Bit PSA/COUNT Configuration $(1 \overline{O E A B}=2 \overline{\mathrm{OEAB}}=1,1 \overline{1 \overline{O B A}}=2 \overline{\mathrm{OEBA}}=0)$

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A 3.3-V ABT SCAN TEST DEVICES WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS <br> SCBS668C - JULY 1996 - REVISED JUNE 2004 

## timing description

All test operations of the 'LVTH18502A and 'LVTH182502A are synchronous to the TCK signal. Data on the TDI, TMS, and normal-function inputs is captured on the rising edge of TCK. Data appears on the TDO and normal-function output pins on the falling edge of TCK. The TAP controller is advanced through its states (as shown in Figure 1) by changing the value of TMS on the falling edge of TCK and then applying a rising edge to TCK.

A timing example is shown in Figure 13. In this example, the TAP controller begins in the Test-Logic-Reset state and is advanced through its states, as necessary, to perform one instruction-register scan and one data-register scan. While in the Shift-IR and Shift-DR states, TDI is used to input serial data, and TDO is used to output serial data. The TAP controller then is returned to the Test-Logic-Reset state. Table 5 details the operation of the test circuitry during each TCK cycle.

Table 5. Explanation of Timing Example

| TCK <br> CYCLE(S) | TAP STATE <br> AFTER TCK |  |
| :---: | :---: | :--- |
| 1 | Test-Logic-Reset | TMS is changed to a logic 0 value on the falling edge of TCK to begin advancing the TAP controller toward <br> the desired state. |
| 2 | Run-Test/Idle |  |
| 3 | Select-DR-Scan |  |
| 4 | Select-IR-Scan |  |
| 5 | Capture-IR | The IR captures the 8-bit binary value 10000001 on the rising edge of TCK as the TAP controller exits the <br> Capture-IR state. |
| 6 | Shift-IR | TDO becomes active, and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP <br> on the rising edge of TCK as the TAP controller advances to the next state. |
| $7-13$ | Shift-IR | One bit is shifted into the IR on each TCK rising edge. With TDI held at a logic 1 value, the 8-bit binary value <br> 11111111 is serially scanned into the IR. At the same time, the 8-bit binary value 10000001 is serially scanned <br> out of the IR via TDO. In TCK cycle 13, TMS is changed to a logic 1 value to end the IR scan on the next TCK <br> cycle. The last bit of the instruction is shifted as the TAP controller advances from Shift-IR to Exit1-IR. |
| 14 | Exit1-IR | TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK. |
| 15 | Update-IR | The IR is updated with the new instruction (BYPASS) on the falling edge of TCK. |
| 16 | Select-DR-Scan |  |
| 17 | Capture-DR | The bypass register captures a logic 0 value on the rising edge of TCK as the TAP controller exits the <br> Capture-DR state. |
| 18 | Shift-DR | TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on <br> the rising edge of TCK as the TAP controller advances to the next state. |
| $19-20$ | Shift-DR | The binary value 101 is shifted in via TDI, while the binary value 010 is shifted out via TDO. |
| 21 | Exit1-DR | TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK. |
| 22 | Update-DR | The selected data register is updated with the new data on the falling edge of TCK. |
| 23 | Select-DR-Scan |  |
| 24 | Select-IR-Scan |  |
| 25 | Test-Logic-Reset | Test operation completed |



3-State (TDO) or Don't Care (TDI)
Figure 13. Timing Example
absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$


Voltage range applied to any output in the high state or power-off state, $\mathrm{V}_{\mathrm{O}}$ (see Note 1 ) $\ldots . .0 .5 \mathrm{~V}$ to 7 V
Current into any output in the low state, IO: SN54LVTH18502A .................................... 96 mA
SN54LVTH182502A (A port or TDO) .................... 96 mA
SN54LVTH182502A (B port) . . . . . . . . . . . . . . . . . . . . . . . . 30 mA
SN74LVTH18502A ...................................... 128 mA
SN74LVTH182502A (A port or TDO) ................... 128 mA
SN74LVTH182502A (B port) .............................. 30 mA
Current into any output in the high state, $\mathrm{I}_{\mathrm{O}}$ (see Note 2): SN54LVTH18502A ........................ 48 mA
SN54LVTH182502A (A port or TDO) .... 48 mA
SN54LVTH182502A (B port) ............ 30 mA
SN74LVTH18502A ....................... 64 mA
SN74LVTH182502A (A port or TDO) .... 64 mA
SN74LVTH182502A (B port) ............ 30 mA


Package thermal impedance, $\theta_{\mathrm{JA}}$ (see Note 3): PM package . . . . . . . . . . . . . . . . . . . . . . . . . . . . ..... $67^{\circ} \mathrm{C} / \mathrm{W}$

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings can be exceeded if the input and output clamp-current ratings are observed.
2. This current only flows when the output is in the high state and $\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}$.
3. The package thermal impedance is calculated in accordance with JESD 51.

SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A
3.3-V ABT SCAN TEST DEVICES

WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS
SCBS668C - JULY 1996 - REVISED JUNE 2004
recommended operating conditions (see Note 4)

|  |  |  | SN54LV | 5502A | SN74LVT | 502A |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | UNIT |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 2.7 | 3.6 | 2.7 | 3.6 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input voltage |  |  | 5.5 |  | 5.5 | V |
| IOH | High-level output current |  |  | -24 |  | -32 | mA |
| ${ }^{\text {IOL }}$ | Low-level output current |  |  | 24 |  | 32 | mA |
| $\mathrm{loL}^{\dagger}$ | Low-level output current |  |  | 48 |  | 64 | mA |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | Outputs enabled |  | 10 |  | 10 | ns/V |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | -55 | 125 | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

$\dagger$ Current duty cycle $\leq 50 \%, \mathrm{f} \geq 1 \mathrm{kHz}$
NOTE 4: All unused CLK, LE, or TCK inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ Unused pins at $\mathrm{V}_{\mathrm{CC}}$ or GND
§ The parameter $\mathrm{I}_{\text {(hold) }}$ includes the off-state output leakage current.
II This is the increase in supply current for each input that is at the specified TTL voltage level, rather than $V_{C C}$ or GND.

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A <br> 3.3-V ABT SCAN TEST DEVICES <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS 

SCBS668C - JULY 1996 - REVISED JUNE 2004
timing requirements over recommended operating free-air temperature range (unless otherwise noted) (normal mode) (see Figure 14)

timing requirements over recommended operating free-air temperature range (unless otherwise noted) (test mode) (see Figure 14)

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (normal mode) (see Figure 14)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN54LVTH18502A |  |  |  | SN74LVTH18502A |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{C C}=2.7 \mathrm{~V}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  |  |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| ${ }_{\text {f max }}$ | CLKAB or CLKBA |  | 100 |  | 80 |  | 100 |  | 80 |  | MHz |
| tplH | A or B | B or A | 1.1 | 5.1 |  | 5.8 | 1.5 | 4.9 |  | 5.6 | ns |
| tPHL |  |  | 1.3 | 5.2 |  | 5.8 | 1.5 | 4.9 |  | 5.6 |  |
| tplH | CLKAB or CLKBA | B or A | 1.1 | 6.7 |  | 7.2 | 1.5 | 5.8 |  | 6.8 | ns |
| tPHL |  |  | 1.5 | 6.7 |  | 7.2 | 1.5 | 5.8 |  | 6.8 |  |
| tplH | LEAB or LEBA | B or A | 1.5 | 7.8 |  | 9.3 | 1.5 | 7.4 |  | 8.4 | ns |
| tPHL |  |  | 1.3 | 6.7 |  | 7 | 1.5 | 5.7 |  | 6.4 |  |
| tPZH | $\overline{\text { OEAB }}$ or $\overline{\text { OEBA }}$ | B or A | 1 | 8.2 |  | 8.8 | 1.5 | 7.1 |  | 8.3 | ns |
| tPZL |  |  | 1.5 | 8.1 |  | 9.1 | 1.5 | 7.1 |  | 8.3 |  |
| tPHZ | $\overline{O E A B}$ or $\overline{O E B A}$ | B or A | 2.3 | 9.3 |  | 10 | 2.5 | 7.8 |  | 8.4 | ns |
| tpLZ |  |  | 2 | 9 |  | 9.2 | 2.5 | 7.8 |  | 8.4 |  |

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (test mode) (see Figure 14)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN54LVTH18502A |  |  | SN74LVTH18502A |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{C C}=2.7 \mathrm{~V}$ |  |  |
|  |  |  | MIN | MAX | MIN MAX | MIN | MAX | MIN | MAX |  |
| ${ }_{\text {f max }}$ | TCK |  | 50 |  | 40 | 50 |  | 40 |  | MHz |
| tPLH | TCK $\downarrow$ | A or B | 1.6 | 15 | 18 | 2.5 | 14 |  | 17 | ns |
| tPHL |  |  | 2.5 | 15 | 18 | 2.5 | 14 |  | 17 |  |
| tplH | TCK $\downarrow$ | TDO | 1 | 6 | 7 | 1 | 5.5 |  | 6.5 | ns |
| tPHL |  |  | 1 | 8 | 9 | 1.5 | 6.5 |  | 7.5 |  |
| tPZH | TCK $\downarrow$ | A or B | 3 | 19 | 21 | 4 | 17 |  | 20 | ns |
| tPZL |  |  | 3.2 | 18 | 21 | 4 | 17 |  | 20 |  |
| tPZH | TCK $\downarrow$ | TDO | 1 | 6 | 7 | 1 | 5.5 |  | 6.5 | ns |
| tPZL |  |  | 1.5 | 6 | 7 | 1.5 | 5.5 |  | 6.5 |  |
| tPHZ | TCK $\downarrow$ | A or B | 2.6 | 19 | 21 | 4 | 18 |  | 20 | ns |
| tpLZ |  |  | 3.6 | 18 | 19.5 | 4 | 17 |  | 18.5 |  |
| tPHZ | TCK $\downarrow$ | TDO | 1.5 | 7.5 | 9 | 1.5 | 7 |  | 8.5 | ns |
| tpLZ |  |  | 1.5 | 7.5 | 8.5 | 1.5 | 7 |  | 8 |  |

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A 3.3-V ABT SCAN TEST DEVICES <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS <br> SCBS668C - JULY 1996 - REVISED JUNE 2004 

recommended operating conditions (see Note 4)

|  |  |  | SN54LVTH182502A |  | SN74LVTH182502A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 2.7 | 3.6 | 2.7 | 3.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 2 |  | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  | \$0.8 |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input voltage |  |  | 5.5 |  | 5.5 | V |
| IOH | High-level output current | A port, TDO |  |  |  | -32 | mA |
|  |  | B port |  | -12 |  | -12 |  |
| IOL | Low-level output current | A port, TDO |  | 24 |  | 32 | mA |
|  |  | B port |  | 12 |  | 12 |  |
| $\mathrm{IOL}^{\dagger}$ | Low-level output current | A port, TDO |  | 48 |  | 64 | mA |
| $\Delta \mathrm{t} / \Delta \mathrm{v}$ | Input transition rise or fall rate | Outputs enabled |  | 10 |  | 10 | ns/V |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  | -55 | 125 | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

$\dagger$ Current duty cycle $\leq 50 \%, \mathrm{f} \geq 1 \mathrm{kHz}$
NOTE 1: All unused CLK, LE, or TCK inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

${ }^{\dagger}$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ Unused pins at $\mathrm{V}_{\mathrm{CC}}$ or GND
§ The parameter $\mathrm{I}_{\text {(hold) }}$ includes the off-state output leakage current.
I This is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{C C}$ or GND.

# SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A <br> 3.3-V ABT SCAN TEST DEVICES <br> WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS <br> SCBS668C - JULY 1996 - REVISED JUNE 2004 

timing requirements over recommended operating free-air temperature range (unless otherwise noted) (normal mode) (see Figure 14)

timing requirements over recommended operating free-air temperature range (unless otherwise noted) (test mode) (see Figure 14)

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (normal mode) (see Figure 14)

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (test mode) (see Figure 14)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN54LVTH182502A |  |  |  | SN74LVTH182502A |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \hline \mathrm{VCC}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{C C}=2.7 \mathrm{~V}$ |  | $\begin{gathered} \mathrm{VCC}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  |  |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| ${ }_{\text {f max }}$ | TCK |  | 50 |  | 40 |  | 50 |  | 40 |  | MHz |
| tPLH | TCK $\downarrow$ | A or B | 2.5 | 15 |  | 18 | 2.5 | 14 |  | 17 | ns |
| tPHL |  |  | 2.5 | 15 |  | 18 | 2.5 | 14 |  | 17 |  |
| tplH | TCK $\downarrow$ | TDO | 1 | 6 |  | 7 | 1 | 5.5 |  | 6.5 | ns |
| tPHL |  |  | 1.5 | 7 |  | 8 | 1.5 | 6.5 |  | 7.5 |  |
| tPZH | TCK $\downarrow$ | A or B |  | 18 |  | 21 | 4 | 17 |  | 20 | ns |
| tPZL |  |  |  | 18 |  | 21 | 4 | 17 |  | 20 |  |
| tPZH | TCK $\downarrow$ | TDO |  |  |  | 7 | 1 | 5.5 |  | 6.5 | ns |
| tPZL |  |  | 1.5 | - 6 |  | 7 | 1.5 | 5.5 |  | 6.5 |  |
| tPHZ | TCK $\downarrow$ | A or B |  | 19 |  | 21 | 4 | 18 |  | 20 | ns |
| tplZ |  |  |  | 18 |  | 19.5 | 4 | 17 |  | 18.5 |  |
| tPHZ | TCK $\downarrow$ | TDO | 1.5 | 7.5 |  | 9 | 1.5 | 7 |  | 8.5 | ns |
| tplZ |  |  | 1.5 | 7.5 |  | 8.5 | 1.5 | 7 |  | 8 |  |

## PARAMETER MEASUREMENT INFORMATION



VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS


VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES


NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$.
D. The outputs are measured one at a time, with one transition per measurement.

Figure 14. Load Circuit and Voltage Waveforms

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package <br> Type | Package <br> Drawing | Pins Package <br> Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5962-9681101QXA | ACTIVE | CFP | HV | 68 | 1 | TBD | POST-PLATE | N/A for Pkg Type |
| 74LVTH182502APMG4 | ACTIVE | LQFP | PM | 64 | 160 |  <br> no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR |
| 74LVTH182502APMRG4 | ACTIVE | LQFP | PM | 64 | 1000 |  <br> no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR |
| 74LVTH18502APMRG4 | ACTIVE | LQFP | PM | 64 | 1000 |  <br> no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR |
| SN74LVTH182502APM | ACTIVE | LQFP | PM | 64 | 160 |  <br> no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR |
| SN74LVTH182502APMR | ACTIVE | LQFP | PM | 64 | 1000 |  <br> no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR |
| SN74LVTH18502APM | ACTIVE | LQFP | PM | 64 | 160 |  <br> no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR |
| SN74LVTH18502APMG4 | ACTIVE | LQFP | PM | 64 | 160 |  <br> no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR |
| SN74LVTH18502APMR | ACTIVE | LQFP | PM | 64 | 1000 |  <br> no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR |
| SNJ54LVTH18502AHV | ACTIVE | CFP | HV | 68 | 1 | TBD | POST-PLATE | N/A for Pkg Type |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb -Free products are suitable for use in specified lead-free processes.
Pb -Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no $\mathbf{S b} / \mathrm{Br}$ ): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine ( Br ) and Antimony ( Sb ) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 (mm) | B0 (mm) | K0 (mm) | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVTH182502APMR | LQFP | PM | 64 | 1000 | 330.0 | 24.4 | 12.3 | 12.3 | 2.5 | 16.0 | 24.0 | Q2 |
| SN74LVTH18502APMR | LQFP | PM | 64 | 1000 | 330.0 | 24.4 | 12.3 | 12.3 | 2.5 | 16.0 | 24.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVTH182502APMR | LQFP | PM | 64 | 1000 | 346.0 | 346.0 | 41.0 |
| SN74LVTH18502APMR | LQFP | PM | 64 | 1000 | 346.0 | 346.0 | 41.0 |

HV (S-GQFP-F68)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. This dimension allows for package edge anomalies caused by material protrusion, such as rough ceramic, misaligned ceramic layers and lids, meniscus, and glass overrun.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026
D. May also be thermally enhanced plastic with leads connected to the die pads.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Tl under the patents or other intellectual property of TI .
Reproduction of Tl information in Tl data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated Tl product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify Tl and its representatives against any damages arising out of the use of Tl products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific Tl products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products |  |
| :--- | :--- |
| Amplifiers |  |
| Data Converters | amplifier.ti.com |
| DSP | dataconverter.ti.com |
| Clocks and Timers | dsp.ti.com |
| Interface | www.ti.com/cocks |
| Logic | nterace.ti.com |
| Power Mgmt | ogic.ti.com |
| Microcontrollers | Dowe.ti.com |
| RFID | nicrocontroler.ti.com |
| RF/IF and ZigBee® Solutions | NWw.ti-rfid.com |
|  |  |


| Applications |  |
| :---: | :---: |
| Audio | www.ti.com/audio |
| Automotive | www.ticom/automotive |
| Broadband | www.ti.com/broadband |
| Digital Control | www.ti.com/digitalcontrol |
| Medical | www.ti.com/medica |
| Military | www.ti.com/military |
| Optical Networking | www.ticom/opticalnetwork |
| Security | www.ti.com/security |
| Telephony | www.ti.com/telephony |
| Video \& Imaging | www.ticom/vided |
| Wireless | www.ti.com/wireless |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2008, Texas Instruments Incorporated

