## STEP-DOWN, SYNCHRONOUS PWM CONTROL SWITCHING REGULATOR CONTROLLER

## S-8533 Series

The S-8533 Series is a synchronous PWM control CMOS step-down switching regulator controller that includes a reference voltage source, synchronous circuit, oscillation circuit, error amplifier, phase compensation circuit, and PWM controller.
An efficient step-down switching regulator can be realized simply by adding external P -channel and N -channel power MOS FETs, one coil, and three capacitors.
Since the oscillation frequency is a high 300 kHz , the $\mathrm{S}-8533$ can be used to configure a high efficiency step-down switching regulator capable of driving high output current using small external parts and a 3 to $10 \%$ increase in efficiency is obtained compared to conventional step-down switching regulators.
The 8-Pin TSSOP package and high oscillation frequency make the S8533 ideal as the main power supply for portable devices.

## - Features

- Synchronous rectification system realizing high efficiency (typ. 94\%)
- Use at maximum duty ratio $=100 \%$ and use of a battery up to maximum life is possible by using P-channel and N channel power MOS FETs externally.
- Oscillation frequency : 300 kHz typ.
- Input voltage :
2.7 to 16.0 V
- Output voltage :
1.25 V
1.3 to 6.0 V , selectable in 0.1 V steps
- Output voltage accuracy : $\pm 2.0 \%$
- Soft-start function set by an external capacitor ( $\mathrm{C}_{\mathrm{ss}}$ )
- Shutdown function
- Small package :

8-Pin TSSOP

- Lead-free products


## Applications

- Constant voltage power supply for hard disks and DVD drivers
- Power supplies for portable devices, such as digital cameras, PDAs, electronic organizers, and cellular phones
- Main or sub power supply for notebook PCs and peripherals
- Constant voltage power supply for cameras, video equipment, and communication equipment


## Package

| Package Name | Drawing Code |  |  |
| :--- | :--- | :---: | :---: |
|  | Package | Tape | Reel |
| 8-Pin TSSOP | FT008-A | FT008-E | FT008-E |

## Block Diagram



Remark All the diodes in the figure are parasitic diodes.
Figure 1

## ■ Product Name Structure

The output voltage for the S-8533 Series can be selected depending on usage. Refer to "1. Product name" for the definition of the product name and "2. Product name list" for the full product names.

## 1. Product Name



## 2. Product Name List

| Output Voltage | Product Name |
| :---: | :---: |
| 1.25 V | S-8533A125FT-TB-G |
| 1.3 V | S-8533A13AFT-TB-G |
| 1.4 V | S-8533A14AFT-TB-G |
| 1.5 V | S-8533A15AFT-TB-G |
| 1.8 V | S-8533A18AFT-TB-G |
| 2.5 V | S-8533A25AFT-TB-G |
| 2.7 V | S-8533A27AFT-TB-G |
| 2.8 V | S-8533A28AFT-TB-G |
| 3.0 V | S-8533A30AFT-TB-G |
| 3.3 V | S-8533A33AFT-TB-G |
| 3.9 V | S-8533A39AFT-TB-G |
| 4.1 V | S-8533A41AFT-TB-G |
| 4.5 V | S-8533A45AFT-TB-G |
| 4.8 V | S-8533A48AFT-TB-G |
| 4.9 V | S-8533A49AFT-TB-G |
| 5.0 V | S-8533A50AFT-TB-G |
| 5.5 V | S-8533A55AFT-TB-G |
| 6.0 V | S-8533A60AFT-TB-G |

Remark Contact the SII marketing department for the availability of product samples other than those specified above.

## $\square$ Pin Configurations

Table 1


Figure 2

| Pin No. | Symbol | Pin Description |
| :---: | :---: | :--- |
| 1 | NC $^{\star_{1}}$ | No connection |
| 2 | VOUT | Output voltage pin |
| 3 | ON/ $\overline{\text { OFF }}$ | Shutdown pin <br> H : Normal operation (step-down operation) <br> L : Step-down operation stopped (all circuits <br> deactivated) |
| 4 | CSS | Soft start capacitor connection pin |
| 5 | VSS | GND pin |
| 6 | NDRV | External N-channel connection pin |
| 7 | PDRV | External P-channel connection pin |
| 8 | VIN | IC power supply pin |

*1. The NC pin is electrically open. Connection of this pin to VIN or VSS is allowed.

## Absolute Maximum Ratings

## Table 2

( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Symbol | Absolute Maximum Rating | Unit |
| :---: | :---: | :---: | :---: |
| VIN pin voltage | $V_{\text {IN }}$ | $\mathrm{V}_{\mathrm{SS}}-0.3$ to $\mathrm{V}_{\mathrm{SS}}+18$ | V |
| VOUT pin voltage | $\mathrm{V}_{\text {OUT }}$ | $\mathrm{V}_{S S}-0.3$ to $\mathrm{V}_{S S}+18$ | V |
| ON/OFF pin voltage | $\mathrm{V}_{\text {ON/OFF }}$ | $\mathrm{V}_{\text {SS }}-0.3$ to $\mathrm{V}_{\text {SS }}+18$ | V |
| CSS pin voltage | $\mathrm{V}_{\text {Css }}$ | $\mathrm{V}_{\text {SS }}-0.3$ to $\mathrm{V}_{\text {IN }}+0.3$ | V |
| NDRV pin voltage | $\mathrm{V}_{\text {NDRV }}$ | $\mathrm{V}_{\mathrm{SS}}-0.3$ to $\mathrm{V}_{\text {IN }}+0.3$ | V |
| PDRV pin voltage | $V_{\text {PDRV }}$ | $\mathrm{V}_{\mathrm{SS}}-0.3$ to $\mathrm{V}_{\text {IN }}+0.3$ | V |
| NDRV pin current | $\mathrm{I}_{\text {NDRV }}$ | $\pm 100$ | mA |
| PDRV pin current | IPDRV | $\pm 100$ | mA |
| Power dissipation | $\mathrm{P}_{\mathrm{D}}$ | 300 (When not mounted on board) | mW |
|  |  | $700^{* 1}$ | mW |
| Operating ambient temperature | $\mathrm{T}_{\text {opr }}$ | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |

*1. When mounted on board
[Mounted board]
(1) Board size : $114.3 \mathrm{~mm} \times 76.2 \mathrm{~mm} \times \mathrm{t} 1.6 \mathrm{~mm}$
(2) Board name : JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.


Figure 3 Power Dissipation of Package

## ■ Electrical Characteristics

Table 3
$\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {OUT }} \times 1.5 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=\mathrm{V}_{\text {OUT }} / 50 \mathrm{~A}\left(\mathrm{In}\right.$ case $\left.\mathrm{V}_{\text {OUT }} \leq 1.8 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.7 \mathrm{~V}\right)\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified $)$

| Parameter | Symbol | Conditions |  | Min. | Typ. | Max. | Unit | Measurement <br> Circuit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage ${ }^{* 1}$ | $\mathrm{V}_{\text {OUT(E) }}$ | - |  | $\begin{gathered} \mathrm{V}_{\text {OUT(S) }} \\ \times 0.98 \end{gathered}$ | $\mathrm{V}_{\text {OUT(S) }}$ | $\begin{gathered} \mathrm{V}_{\text {OUT(S) }} \\ \times 1.02 \end{gathered}$ | V | 2 |
| Input voltage | $\mathrm{V}_{\text {IN }}$ | - |  | 2.7 | - | 16.0 | V | 1 |
| Current consumption 1 | $\mathrm{I}_{\text {S } 1}$ | No external parts, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{OUT}(\mathrm{S})} \times 0.95$ (Duty ratio 100\%) |  | - | 30 | 70 | $\mu \mathrm{A}$ | 1 |
| Current consumption during power-off | $\mathrm{I}_{\text {sss }}$ | $\mathrm{V}_{\text {ON } / \overline{\text { OFF }}}=0 \mathrm{~V}$ |  | - | - | 1.0 | $\mu \mathrm{A}$ | 1 |
| PDRV pin output current | $\mathrm{I}_{\text {PDRVH }}$ | No external parts, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OUT(S) }} \times 1.5$, $\mathrm{V}_{\mathrm{IN}}=9.0 \mathrm{~V}, \mathrm{~V}_{\text {PDRV }}=\mathrm{V}_{\text {IN }}-0.2 \mathrm{~V}$ |  | -12 | -18 | - | mA | 1 |
|  | IPDRVL | No external parts, $\mathrm{V}_{\text {OUt }}=\mathrm{V}_{\text {OUT(S) }} \times 0.95$,$\mathrm{V}_{\mathrm{IN}}=9.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{PDRV}}=0.2 \mathrm{~V}$ |  | 19 | 27 | - | mA | 1 |
| NDRV pin output current | $\mathrm{I}_{\text {NDRVH }}$ | No external parts, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OUT(S) }} \times 1.5$, $\mathrm{V}_{\text {IN }}=9.0 \mathrm{~V}, \mathrm{~V}_{\text {NDRV }}=\mathrm{V}_{\text {IN }}-0.2 \mathrm{~V}$ |  | -10 | -14 | - | mA | 1 |
|  | $\mathrm{I}_{\text {NDRVL }}$ | No external parts, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OUT(S) }} \times 0.95$, $\mathrm{V}_{\mathrm{IN}}=9.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NDRV}}=0.2 \mathrm{~V}$ |  | 35 | 50 | - | mA | 1 |
| Line regulation | $\Delta \mathrm{V}_{\text {OUT1 }}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {OUT(S) }} \times 1.2$ to $16 \mathrm{~V}^{* 2}$ | $\begin{aligned} & \text { S-8533A125, } \\ & \text { S-8533A13A to 29A } \end{aligned}$ | - | $\begin{aligned} & V_{\text {OUT(E) }} \\ & \times 1.0 \% \\ & \hline \end{aligned}$ | $\begin{array}{r} \text { Vout(E) } \\ \times 2.5 \% \\ \hline \end{array}$ | V | 2 |
|  |  |  | S-8533A30A to 60A | - | $\begin{aligned} & V_{\text {OUT(E) }} \\ & \times 1.0 \% \\ & \hline \end{aligned}$ | $\begin{array}{r} V_{\text {OUT(E) }} \\ \times 2.0 \% \\ \hline \end{array}$ | V | 2 |
| Load regulation | $\Delta \mathrm{V}_{\text {OUT2 }}$ | $\mathrm{l}_{\text {Out }}=10 \mu \mathrm{~A}$ to $\mathrm{l}_{\text {оut }}($ see above $) \times 1.25$ |  | - | $\begin{aligned} & V_{\text {OUT(E) }} \\ & \times 0.5 \% \\ & \hline \end{aligned}$ | $\begin{array}{r} V_{\text {OUT(E) }} \\ \times 1.0 \% \\ \hline \end{array}$ | V | 2 |
| Output voltage temperature coefficient | $\frac{\Delta \mathrm{V}_{\text {OUT }}}{\Delta \mathrm{Ta} \bullet \mathrm{~V}_{\text {out }}}$ | $\mathrm{Ta}=-40$ to $+85^{\circ} \mathrm{C}$ |  | - | $\pm 100$ | - | ppm/ ${ }^{\circ} \mathrm{C}$ | - |
| Oscillation frequency | $\mathrm{f}_{\text {Osc }}$ | Measure waveform at the PDRV pin. |  | 255 | 300 | 345 | kHz | 2 |
| Maximum duty ratio | MaxDuty | The same condition as $I_{\text {ss1 }}$. Measure waveform at the PDRV pin. |  | 100 | - | - | \% | 1 |
| VOUT pin input current | $\mathrm{I}_{\text {Vout }}$ | $\mathrm{V}_{\text {OUT }}=5.0 \mathrm{~V}$ |  | 0.01 | 0.1 | 4.0 | $\mu \mathrm{A}$ | 1 |
| ON/ $\overline{\text { OFF }}$ pin input voltage | $\mathrm{V}_{\text {SH }}$ | The same condition as $\mathrm{I}_{\mathrm{SS} 1}$. $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ and check that PDRV pin = "L". |  | 1.8 | - | - | V | 1 |
|  | $\mathrm{V}_{\text {SL }}$ | The same condition as $\mathrm{I}_{\mathrm{sS} 1}$. $\mathrm{V}_{\text {IN }}=16.0 \mathrm{~V}$ and check that PDRV pin = "H". |  | - | - | 0.3 | V | 1 |
| ON/ $\overline{\text { FFF }}$ pin input leakage current | $\mathrm{I}_{\mathrm{SH}}$ | The same condition as $\mathrm{I}_{\text {SS1 }} \cdot \mathrm{V}_{\text {ON/OFF }}=\mathrm{V}_{\text {IN }}$ |  | -0.1 | - | 0.1 | $\mu \mathrm{A}$ | 1 |
|  | $\mathrm{I}_{\text {SL }}$ | The same condition as $\mathrm{I}_{\text {SS1 }} \cdot \mathrm{V}_{\text {ON/OFF }}=0 \mathrm{~V}$ |  | -0.1 | - | 0.1 | $\mu \mathrm{A}$ | 1 |
| Soft-start time | $\mathrm{t}_{\text {ss }}$ | The same condition as $\mathrm{I}_{\mathrm{ss} 1}$. Measure time until PDRV pin oscillates. |  | 5.0 | 8.0 | 16.0 | ms | 1 |
| Efficiency | EFFI | *3, $\mathrm{I}_{\text {Out }}=200$ to $400 \mathrm{~mA}, \mathrm{~S}-8533 \mathrm{~A} 33 \mathrm{~A}$ |  | - | 94 | - | \% | 3 |

External parts :
Coil
Diode :
Capacitor :
Transistor
Base resistance
Base capacitor :
$C_{\text {NoRv }}: \quad 1000 \mathrm{pF}$

CD105 (22 $\mu \mathrm{H}$ )
MA737 (Schottky diode)
F93 (16 V, $47 \mu \mathrm{~F}$, tantalum) $\times 2$
2SA1213-Y
*1. $\mathrm{V}_{\text {OUT(s) }}$ : Nominal output voltage value
$\mathrm{V}_{\text {OUT(E) }}$ : Actual output voltage value : $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {OUT }} \times 1.5 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=\mathrm{V}_{\text {OUT }} / 50 \mathrm{~A}$ (If $\mathrm{V}_{\text {OUT }} \leq 1.8 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.7 \mathrm{~V}$.)
*2. In case $\mathrm{V}_{\text {OUT(S) }} \leq 2.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.7$ to 16 V
*3. External parts Coil :
Capacitor:
P-channel power MOS FET :
N-channel power MOS FET :
Css :

Sumida Corporation CDRH104R $(22 \mu \mathrm{H})$
Nichicon Corporation $\quad$ F93 (16 V, $47 \mu \mathrm{~F}$, tantalum) $\times 2$
Sanyo Electric Co., Ltd. CPH6303 (VG $=10 \mathrm{~V}$ max.)
Sanyo Electric Co., Ltd. CPH6403 (VG = 10 V max.)
4700 pF

Seiko Instruments Inc.

## - Measurement Circuits

1. 



Figure 4
2.


Figure 5
3.


Figure 6

## Operation

## 1. Synchronous PWM Control Step-down DC-DC Converter

### 1.1 Synchronous Rectification

A synchronous rectifying DC-DC converter enables a greater reduction in the power consumption of the external rectifying element compared with a conventional DC-DC converter. In addition, incorporating a P and N feedthrough prevention circuit reduces the feed-through current during operation of external transistors (P-channel and N -channel), making the operating power consumption extremely low.

### 1.2 PWM Control

The S-8533 Series is a DC-DC converter that uses pulse width modulation (PWM) and is characterized by its low current consumption.
In conventional modulation PFM system DC-DC converters, pulses are skipped when they are operated with a low output load current, causing variations in the ripple frequency of the output voltage and an increase in the ripple voltage. Both of these effects constitute inherent drawbacks to those converters.
In the S-8533 Series, the pulse width varies in the range from 0 to $100 \%$ according to the load current, yet the ripple voltage produced by the switching can easily be eliminated by a filter since the switching frequency is always constant. When the pulse width is $0 \%$ (when there is no load or the input voltage is high), current consumption is low since pulses are skipped.

## 2. Soft-Start Function

The S-8533 Series has a built-in soft-start circuit.
This circuit enables the output voltage ( $\mathrm{V}_{\mathrm{OUT}}$ ) to rise gradually over the specified soft-start time ( $\mathrm{t}_{\mathrm{SS}}$ ) to suppress the overshooting of the output voltage, when the power is switched on or the ON/OFF pin is set " H ".
The soft-start time can be set with an external capacitance ( $\mathrm{C}_{\mathrm{ss}}$ ).
The time needed for the output voltage to reach $95 \%$ of the set output voltage value is calculated by the following formula.

$$
\mathrm{t}_{\mathrm{ss}}[\mathrm{~ms}]=0.002 \times \mathrm{C}_{\mathrm{ss}}[\mathrm{pF}]
$$



Figure 7 Soft-Start Time
The value for $\mathrm{C}_{\mathrm{ss}}$ should be selected to give enough margin to the soft-start time against the power supply rise time. If the soft-start time is short, possibility for output voltage overshoot, input current rush, and malfunction of the IC increases.

## 3. ON/ $\overline{O F F}$ Pin (Shutdown Pin)

This pin is used to activate and deactivate the step-down operation.
When the ON/ $\overline{\text { OFF }}$ pin is set to " L ", all the internal circuits stop working, and substantial savings in current consumption are thus achieved. The voltage of the PDRV pin goes to $\mathrm{V}_{\mathrm{IN}}$ level and voltage of the NDRV pin goes to $\mathrm{V}_{\mathrm{SS}}$ level to shut off the respective transistors.
The ON/ $\overline{\text { OFF }}$ pin is configured as shown in Figure 8. Since pull-up or pull-down is not performed internally, operation where the ON/ $\overline{\mathrm{OFF}}$ pin is in a floating state should be avoided. Application of a voltage of 0.3 to 1.8 V to the pin should also be avoided lest the current consumption increases. When the ON/OFF pin is not used, it should be connected to the VIN pin.


| ON/OFF Pin | CR Oscillation <br> Circuit | Output <br> Voltage |
| :---: | :---: | :---: |
| "H" | Active | Set value |
| "L" | Non-active | Open |

Figure 8 ON/ $\overline{O F F}$ Pin Structure

## 4. $100 \%$ Duty Cycle

The S-8533 Series operates with a maximum duty cycle of $100 \%$. The switching transistor can be kept on to supply current to the load continually, even in cases where the input voltage falls below the preset output voltage value. The output voltage under these circumstances is equal to the subtraction of the lowering due to the DC resistance of the coil and the on-resistance of the switching transistor from the input voltage.

## 5. Back-Flow Current

Since the S-8533 Series performs PWM synchronous rectification under a light load, current flows backward in the $\mathrm{V}_{\text {IN }}$ direction. The back-flow current therefore reaches its peak when there is no load (see Figure 9). Pay attention to the maximum back-flow current value, which can be calculated from the following expressions.

$$
\begin{aligned}
& \text { Duty }\left(l_{\text {OUT }}=0\right)=V_{\text {OUT }} / V_{\text {IN }} \\
& \text { Example: } \mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3 \mathrm{~V} \text {, Duty }=60 \% \\
& \Delta \mathrm{I}_{\mathrm{L}}=\Delta \mathrm{V} / \mathrm{L} \times \text { ton }=\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \times \text { Duty } /\left(\mathrm{L} \times \mathrm{f}_{\text {Osc }}\right) \times 1.2 \\
& \text { Example : } \mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3 \mathrm{~V}, \mathrm{f}_{\text {OSC }}=300 \mathrm{kHz}, \mathrm{~L}=22 \mu \mathrm{H}, \Delta \mathrm{I}_{\mathrm{L}}=218 \mathrm{~mA} \\
& \mathrm{I}_{\mathrm{L}} \max .=\Delta \mathrm{I}_{\mathrm{L}} / 2=109 \mathrm{~mA}, \mathrm{I}_{\mathrm{L}} \min .=-\Delta \mathrm{I}_{\mathrm{L}} / 2=-109 \mathrm{~mA}
\end{aligned}
$$

When there is no load, the current waveform becomes a triangular wave with the maximum, I max., and the minimum, I min ., which is negative. The negative current, shaded regions in Figure 10, flows backward.
When the output current (lout) is approximately 109 mA under the above conditions, the current does not flow backward since the minimum value ( $\mathrm{L}_{\mathrm{L}} \mathrm{min}$ ) of the triangular wave becomes 0 mA .
When an input capacitor $\left(\mathrm{C}_{\mathrm{IN}}\right)$ is installed, back-flow current to the power source is negligible since the back-flow current is absorbed by the input capacitor. The input capacitor is indispensable to reduce back-flow current to the power source.

Though the conditions mentioned above are required to prevent back-flow current, they are guidelines. Check the validity by measuring the prototype or the actual device.


Figure 9 Back-Flow Current


Figure 10 Example for No Back-Flow Current

## ■ External Parts Selection

## 1. Inductor

The inductance value (L) greatly affects the maximum output current (lout) and the efficiency ( $\eta$ ).
As the $L$ value is reduced gradually, the peak current $\left(l_{\text {PK }}\right)$ increases, the stability of the circuit is improved, and $l_{\text {Out }}$ increases. As the $L$ value is made even smaller, the efficiency is lowered, and $I_{\text {OUt }}$ decreases since the current driveability of the switching transistor is insufficient.
As the $L$ value is increased, the dissipation in the switching transistor due to $I_{P K}$ decreases, and the efficiency reaches the maximum at a certain $L$ value. As the $L$ value is made even larger, the efficiency degrades since the dissipation due to the series resistance of the coil increases. I lout also decreases.
An inductance of $22 \mu \mathrm{H}$ is recommended for the S-8533 Series.
When choosing an inductor, attention to its allowable current should be paid since the current exceeding the allowable value will cause magnetic saturation in the inductor, leading to a marked decline in efficiency and the breakdown of the IC due to large current.
An inductor should therefore be selected so that $I_{P K}$ does not surpass its allowable current. $I_{P K}$ is expressed by the following equation :

$$
\mathrm{I}_{\mathrm{PK}}=\mathrm{l}_{\text {OUT }}+\frac{\mathrm{V}_{\text {OUT }} \times\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {out }}\right)}{2 \times \mathrm{fosc} \times \mathrm{L} \times \mathrm{V}_{\text {IN }}}
$$

where $\mathrm{f}_{\mathrm{osc}}(=300 \mathrm{kHz})$ is the oscillation frequency.

## 2. Capacitors ( $\mathrm{C}_{\mathrm{IN}}, \mathrm{C}_{\text {out }}$ )

The capacitor ( $\mathrm{C}_{\mathrm{IN}}$ ) inserted on the input side serves to lower the power impedance, average input current, and suppress back-flow current to the power source. Select the $\mathrm{C}_{\mathrm{IN}}$ value according to the impedance of the power supplied, and select a capacitor that has low ESR (Equivalent Series Resistance) and large capacitance. It should be approximately 47 to $100 \mu \mathrm{~F}$, although the actual value depends on the impedance of the power source used and load current value. When the input voltage is low and the load is large, the output voltage may become unstable. In this case, increase the input capacitance.
For the output side capacitor ( $\mathrm{C}_{\text {out }}$ ), select a large capacitance with low ESR (Equivalent Series Resistance) to smoothen the ripple voltage. When the input voltage is extremely high or the load current is extremely large, the output voltage may become unstable. In this case, the unstable area will become narrow by selecting a large capacitance for an output side capacitor. A tantalum electrolytic capacitor is recommended since the unstable area widens when a capacitor with a large ESR, such as an aluminum electrolytic capacitor, or a capacitor with a small ESR, such as a ceramic capacitor, is chosen. The range of the capacitance should generally be approximately 47 to $100 \mu \mathrm{~F}$.
Fully evaluate input and output capacitors under the actual operating conditions to determine the best value.

## 3. External Transistor

Enhancement (P-channel, N-channel) MOS FETs can be used as external switching transistors for the S-8533 Series.

## 3. 1 Enhancement (P-channel, N-channel) MOS FET

The PDRV/NDRV pin of the S-8533 Series is capable of directly driving a P-channel or N -channel MOS FET with a gate capacity around 1000 pF.
When P-channel/N-channel MOS FETs are chosen, efficiency will be 2 to $3 \%$ higher than that achieved by a PNP/NPN bipolar transistor since MOS FET switching speeds are higher than PNP/NPN bipolar transistors and power dissipation due to the base current is avoided.
The important parameters in selecting MOS FETs include the threshold voltage, breakdown voltage between gate and source, breakdown voltage between drain and source, total gate capacity, on-resistance, and the current ratings.
The PDRV and NDRV pins swing from voltage $\mathrm{V}_{\mathrm{IN}}$ over to voltage $\mathrm{V}_{\text {SS }}$. If the input voltage is low, a MOS FET with a low threshold voltage has to be used so that the MOS FET will turn on as required. If, conversely, the input voltage is high, select a MOS FET whose gate-source breakdown voltage is higher than the input voltage by at least several volts.
Immediately after the power is turned on, or when the power is turned off (that is, when the step-down operation is terminated), the input voltage will be imposed across the drain and the source of the MOS FET. The transistor therefore needs to have drain-source breakdown voltage that is also several volts higher than the input voltage.
The total gate capacity and the on-resistance affect the efficiency.
The power dissipation for charging and discharging the gate capacity by switching operation will affect the efficiency especially at low load current region when the total gate capacity becomes larger and the input voltage becomes higher. If the efficiency under light loads is a matter of particular concern, select a MOS FET with a small total gate capacity.
In regions where the load current is high, the efficiency is affected by power dissipation caused by the on-resistance of the MOS FET. If the efficiency under heavy loads is particularly important in the application, choose a MOS FET with as low an on-resistance as possible.
As for the current rating, select a MOS FET whose maximum continuous drain current rating is higher than $I_{\mathrm{PK}}$.
If an external P-channel MOS FET has much different characteristics (input capacitance, threshold value, etc.) from an external $N$-channel MOS FET, they turn ON at the same time, flowing a through current and reducing efficiency. If a MOS FET with a large input capacitance is used, switching dissipation increases and efficiency decreases. If it is used at several hundreds of mA or more, the dissipation at the MOS FET increases and may exceed the permissible dissipation of the MOS FET. To select P-channel and N-channel MOS FETs, evaluate the performance by testing under the actual condition.

Caution If the load current is large, the P-channel MOS FET dissipation increases and heat is generated. Pay attention to dissipate heat from the P-channel MOS FET.

Efficiency data using Sanyo Electric Co., Ltd. CPH6303, CPH6403, and Vishay Siliconix Si3441DV and Si3442DV for applications with an input voltage range of 6 to 8 V or less is included for reference. For applications with an input voltage range of 6 to 8 V or more, efficiency data using Sanyo Electric Co., Ltd. CPH6302, CHP6402, and Vishay Siliconix Si3454DV and Si3455DV is included. Refer to "■ Reference Data".

Current flow in the parasitic diode is not allowed in some MOS FETs. In this case, a Schottky diode must be connected in parallel to the MOS FET. The Schottky diode must have a low forward voltage, a high switching speed, a reverse-direction withstand voltage of $\mathrm{V}_{I N}$ or higher, and a current rating of $\mathrm{I}_{\mathrm{PK}}$ or higher.

## - Standard Circuit

- Using MOS FET


Figure 11
Caution The above connection diagram does not guarantee correct operation. Perform sufficient evaluation using the actual application to set the constants.

## ■ Precautions

- Install the external capacitors, diode, coil, and other peripheral parts as close to the IC as possible, and make a onepoint grounding.
- Normally, the P-channel and N-channel MOS FETs do not turn ON at the same time. However, if the external Pchannel MOS FET has much different characteristics (input capacitance, $\mathrm{V}_{\text {th }}$, etc.) from the external N -channel MOS FET, they may turn ON at the same time, flowing a through current. Select P-channel and N-channel transistors with similar characteristics.
- Characteristics ripple voltage and spike noise occur in IC containing switching regulators. Moreover rush current flows at the time of a power supply injection. Because these largely depend on the coil, the capacitor and impedance of power supply used, fully check them using an actually mounted model.
- If the input voltage is high and output current is low, pulses with a low duty ratio may be output, and then the duty ratio may be 0\% for several clocks.
- The PDRV and NDRV oscillation frequencies may be an integer fraction of 300 kHz at some input voltage and load conditions. In this case, the ripple voltage may increase.
- The through current prevention circuit reduces through current by shifting the P-channel and N -channel transistor on timing. It does not suppress the through current in the external transistors completely.
- Since PWM synchronous rectification is performed even when the load is light, current flows back to $\mathrm{V}_{\mathbb{I}}$. Check whether the back-flow occurs and whether it affects the performance. (See "5. Back-Flow Current" in "■ Operation".)
- The PDRV or NDRV oscillation frequency may vary in a voltage range, depending on input voltage.
- When decreasing the power supply voltage slowly, the IC operation may be undefined if the voltage falls below the minimum operating voltage.
- Make sure that dissipation of the switching transistor especially at high temperature will not surpass the power dissipation of the package.
- Switching regulator performance varies depending on the design of PCB patterns, peripheral circuits and parts. Thoroughly evaluate the actual device when setting. When using parts other than those which are recommended, contact the SII marketing department.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.


## ■ Characteristics (Typical Data)

## 1. Examples of Major Characteristics


(3) PDRV Pin Output Current "H" (lpDRvH) vs. Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )

(5) NDRV Pin Output Current "H" (INDRVH) vs.

Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )

(7) ON/OFF Pin Input Voltage "H" ( $\mathrm{V}_{\mathrm{SH}}$ ) vs. Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )

(2) Oscillation Frequency ( $\mathrm{f}_{\mathrm{osc}}$ ) vs. Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )

(4) PDRV Pin Output Current "L" ( $\mathrm{I}_{\text {PDRVL }}$ ) vs. Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )

(6) NDRV Pin Output Current "L" ( $l_{\text {NDRVL }}$ ) vs. Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )

(8) ON/OFF Pin Input Voltage "L" ( $\mathrm{V}_{\mathrm{SL}}$ ) vs. Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )

(9) Soft-Start Time ( $\mathrm{t}_{\mathrm{ss}}$ ) vs. Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )

(10) Output Voltage ( $\mathrm{V}_{\text {out }}$ ) vs. Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) (1.5 V : S-8533A15AFT)

(12) Output Voltage ( $\mathrm{V}_{\text {Out }}$ ) vs. Input Voltage ( $\mathrm{V}_{\text {IN }}$ )
(5.0 V : S-8533A50AFT)

(11) Output Voltage ( $\mathrm{V}_{\text {OUT }}$ ) vs. Input Voltage ( $\mathrm{V}_{\text {IN }}$ )
(3.3 V : S-8533A33AFT)

2. Examples of Transient Response Characteristics
(1) Power-on ( $\mathrm{V}_{\text {IN }}: 0 \mathrm{~V} \rightarrow 2.7 \mathrm{~V}$ or 5.0 V or $7.5 \mathrm{~V}, 0 \mathrm{~V} \rightarrow 9.0 \mathrm{~V}$, I I


S-8533A33AFT ( $\mathrm{V}_{\mathrm{IN}}: 0 \mathrm{~V} \rightarrow 5.0 \mathrm{~V}$ )


S-8533A50AFT (VIN : $0 \mathrm{~V} \rightarrow 7.5 \mathrm{~V}$ )


S-8533A15AFT ( $\mathrm{V}_{\mathrm{IN}}: 0 \mathrm{~V} \rightarrow 9.0 \mathrm{~V}$ )


S-8533A33AFT ( $\mathrm{V}_{\mathrm{IN}}: 0 \mathrm{~V} \rightarrow 9.0 \mathrm{~V}$ )


S-8533A50AFT (VIN : $0 \mathrm{~V} \rightarrow 9.0 \mathrm{~V}$ )

(2) $\mathrm{ON} / \overline{\mathrm{OFF}}$ Pin Response ( $\mathrm{V}_{\text {ON/OFF }}: 0 \mathrm{~V} \rightarrow 1.8 \mathrm{~V}$, I IUT $: 10 \mathrm{~mA}$ )

## S-8533A15AFT (ViN : 2.7 V )



S-8533A33AFT (Vin $: 5.0 \mathrm{~V}$ )


S-8533A50AFT (ViN : 7.5 V)


S-8533A15AFT (VIN $: 9.0$ V)


S-8533A33AFT (VIN : 9.0 V)


S-8533A50AFT ( $\mathrm{V}_{\mathrm{IN}}$ : 9.0 V )

(3) Load Fluctuations (I ${ }_{\text {OUT }}: 0.1 \mathrm{~mA} \rightarrow 500 \mathrm{~mA}, 500 \mathrm{~mA} \rightarrow 0.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}: 2.7 \mathrm{~V}$ or 5.0 V or 7.5 V )

(4) Input Voltage Fluctuations ( $\mathrm{V}_{\mathrm{IN}}: 2.7 \mathrm{~V} \rightarrow 9.0 \mathrm{~V} \rightarrow 2.7 \mathrm{~V}, 5.0 \mathrm{~V} \rightarrow 9.0 \mathrm{~V} \rightarrow 5.0 \mathrm{~V}, 7.5 \mathrm{~V} \rightarrow 9.0 \mathrm{~V} \rightarrow 7.5 \mathrm{~V}$ )

S-8533A15AFT (I $\mathrm{I}_{\text {out }}$ : 10 mA )


S-8533A33AFT (lout : 10 mA )

t ( $0.5 \mathrm{~ms} / \mathrm{div}$ )
S-8533A50AFT (I ${ }_{\text {OUT }}$ : 10 mA )


S-8533A15AFT (Iout : $\mathbf{5 0 0} \mathbf{m A}$ )

t ( $0.5 \mathrm{~ms} / \mathrm{div}$ )
S-8533A33AFT (Iout : 500 mA )


S-8533A50AFT (I ${ }_{\text {OUT }}$ : 500 mA )


## ■ Reference Data

Reference data are intended for use in selecting peripheral parts to the IC. The information therefore provides characteristic data in which external parts are selected with a view of wide variety of IC applications. All data show typical values.

## 1. External Parts for Reference Data

Table 4 External Parts List for Output Current vs. Efficiency Characteristics

| No. | Product Name | Output <br> Voltage | Inductor | Transistor P-channel | Transistor N -channel | Output Capacitor | Input Capacitor | Application Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| (1) | S-8533A15AFT | 1.5 V | CDRH104R/22 $\mu \mathrm{H}$ | CPH6303 | CPH6403 | $47 \mu \mathrm{~F} \times 2$ | $47 \mu \mathrm{~F}, 0.1 \mu \mathrm{~F}$ | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (2) |  |  |  | Si3441DV | Si3442DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.4 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 6 \mathrm{~V}$ |
| (3) | S-8533A33AFT | 3.3 V |  | CPH6303 | CPH6403 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (4) |  |  |  | Si3441DV | Si3442DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.4 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 6 \mathrm{~V}$ |
| (5) |  |  |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (6) |  |  |  | Si3455DV | Si3454DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.6 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (7) | S-8533A50AFT | 5.0 V |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (8) |  |  |  | Si3455DV | Si3454DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.6 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (9) | S-8533A15AFT | 1.5 V | CDRH104R/47 $\mu \mathrm{H}$ | CPH6303 | CPH6403 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (10) |  |  |  | Si3441DV | Si3442DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.4 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 6 \mathrm{~V}$ |
| (11) | S-8533A33AFT | 3.3 V |  | CPH6303 | CPH6403 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (12) |  |  |  | Si3441DV | Si3442DV |  |  | $\mathrm{l}_{\mathrm{OUT}} \leq 1.4 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 6 \mathrm{~V}$ |
| (13) |  |  |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (14) |  |  |  | Si3455DV | Si3454DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.6 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (15) | S-8533A50AFT | 5.0 V |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (16) |  |  |  | Si3455DV | Si3454DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.6 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (17) | S-8533A15AFT | 1.5 V | CDRH104R/10 $\mu \mathrm{H}$ | CPH6303 | CPH6403 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (18) |  |  |  | Si3441DV | Si3442DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.4 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 6 \mathrm{~V}$ |
| (19) | S-8533A33AFT | 3.3 V |  | CPH6303 | CPH6403 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (20) |  |  |  | Si3441DV | Si3442DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.4 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 6 \mathrm{~V}$ |
| (21) |  |  |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (22) |  |  |  | Si3455DV | Si3454DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.6 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (23) | S-8533A50AFT | 5.0 V |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (24) |  |  |  | Si3455DV | Si3454DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.6 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (25) | S-8533A33AFT | 3.3 V | CDRH125/10 $\mu \mathrm{H}$ | CPH6303 | CPH6403 |  |  | $\mathrm{l}_{\text {OUt }} \leq 3 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (26) |  |  |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 3 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |

## External Parts List for Ripple Data

Table 5 External Parts for Input Voltage vs. Ripple Voltage Characteristics Data

| No. | Product Name | Output <br> Voltage | Inductor | Transistor P-channel | Transistor N -channel | Output Capacitor | Input Capacitor | Application Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| (27) | S-8533A15AFT | 1.5 V | CDRH104R/22 $\mu \mathrm{H}$ | CPH6303 | CPH6403 | $47 \mu \mathrm{~F} \times 2$ | $47 \mu \mathrm{~F}, 0.1 \mu \mathrm{~F}$ | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (28) |  |  |  | Si3441DV | Si3442DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.4 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 6 \mathrm{~V}$ |
| (29) | S-8533A33AFT | 3.3 V |  | CPH6303 | CPH6403 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 8 \mathrm{~V}$ |
| (30) |  |  |  | Si3441DV | Si3442DV |  |  | $\mathrm{l}_{\text {OUT }} \leq 1.4 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 6 \mathrm{~V}$ |
| (31) |  |  |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (32) |  |  |  | Si3455DV | Si3454DV |  |  | $\mathrm{I}_{\text {OUT }} \leq 1.6 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (33) | S-8533A50AFT | 5.0 V |  | CPH6302 | CPH6402 |  |  | $\mathrm{l}_{\text {OUT }} \leq 2 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |
| (34) |  |  |  | Si3455DV | Si3454DV |  |  | $\mathrm{I}_{\text {OUT }} \leq 1.6 \mathrm{~A}, \mathrm{~V}_{\text {IN }} \leq 16 \mathrm{~V}$ |

## Performance Data for Parts

The following shows the performance of external parts.
Table 6 Performance of External Parts

| Parts | Product Name | Manufacturer | Characteristics |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inductor | CDRH125 | Sumida Corporation | L Value | DC Resistance | Maximum Current | Diameter | Height |
|  |  |  | $10 \mu \mathrm{H}$ | $0.019 \Omega$ | 4.0 A | 12.0 mm typ. <br> 12.3 mm max | 8.0 mm max. |
|  | CDRH104R |  | $47 \mu \mathrm{H}$ | $0.095 \Omega$ | 1.9 A | 10.2 mm typ. <br> 10.5 mm max. | 4.0 mm max. |
|  |  |  | $22 \mu \mathrm{H}$ | $0.054 \Omega$ | 2.5 A |  |  |
|  |  |  | $10 \mu \mathrm{H}$ | $0.026 \Omega$ | 3.8 A |  |  |
| Diode | MA737 | Matsushita Electric Industrial Co., Ltd | Forward current 1.5 A ( $\mathrm{V}_{\mathrm{F}}=0.5 \mathrm{~V}$ ) |  |  |  |  |
| Output <br> Capacity | F93 | Nichicon Corporation |  |  |  |  |  |
| External transistor (P-channel FET) | CPH6303 | Sanyo <br> Electric Co., Ltd | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ max., $\mathrm{I}_{\mathrm{D}}=-4 \mathrm{~A}$ max., $\mathrm{V}_{\mathrm{th}}=-0.4 \mathrm{~V}$ min., $\mathrm{C}_{\text {iss }}=820 \mathrm{pF}$ typ., $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.090 \Omega$ max. $\left(\mathrm{V}_{\mathrm{GS}}=-4 \mathrm{~V}\right)$, CPH6 package |  |  |  |  |
|  | CPH6302 |  | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ max., $\mathrm{I}_{\mathrm{D}}=-3 \mathrm{~A}$ max., $\mathrm{V}_{\mathrm{th}}=-1.0 \mathrm{~V}$ min., $\mathrm{C}_{\text {iss }}=300 \mathrm{pF}$ typ., $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.145 \Omega$ max. $\left(\mathrm{V}_{\mathrm{GS}}=-10 \mathrm{~V}\right)$, CPH6 package |  |  |  |  |
|  | Si3441DV | Vishay Silliconix | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=8 \mathrm{~V} \text { max., } \mathrm{I}_{\mathrm{D}}=-3.3 \mathrm{~A} \text { max., } \mathrm{V}_{\mathrm{th}}=-0.45 \mathrm{~V} \text { min., } \\ & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.10 \Omega \text { max. }\left(\mathrm{V}_{\mathrm{GS}}=-4.5 \mathrm{~V}\right) \text {, TSOP-6 package } \end{aligned}$ |  |  |  |  |
|  | Si3455DV |  | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ max., $\mathrm{I}_{\mathrm{D}}=-3.5 \mathrm{~A}$ max., $\mathrm{V}_{\mathrm{th}}=-1.0 \mathrm{~V}$ min., $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.100 \Omega$ max. $\left(\mathrm{V}_{\mathrm{GS}}=-10 \mathrm{~V}\right)$, TSOP- 6 package |  |  |  |  |
| External transistor ( N -channel FET) | CPH6403 | Sanyo <br> Electric Co., Ltd | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ max., $\mathrm{I}_{\mathrm{D}}=6 \mathrm{~A}$ max., $\mathrm{V}_{\mathrm{th}}=0.4 \mathrm{~V}$ min., <br> $\mathrm{C}_{\text {iss }}=700 \mathrm{pF}$ typ., $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.038 \Omega$ max. $\left(\mathrm{V}_{\mathrm{GS}}=4 \mathrm{~V}\right)$, <br> CPH6 package |  |  |  |  |
|  | CPH6402 |  | $\mathrm{V}_{\mathrm{GS}}=24 \mathrm{~V}$ max., $\mathrm{I}_{\mathrm{D}}=4 \mathrm{~A}$ max., $\mathrm{V}_{\mathrm{th}}=1.0 \mathrm{~V}$ min., $\mathrm{C}_{\text {iss }}=240 \mathrm{pF}$ typ., $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.75 \Omega$ max. $\left(\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}\right)$, CPH6 package |  |  |  |  |
|  | Si3442DV | Vishay Silliconix | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=8 \mathrm{~V} \text { max., } \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A} \text { max., } \mathrm{V}_{\mathrm{th}}=0.6 \mathrm{~V} \text { min., } \\ & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.07 \Omega \text { max. }\left(\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}\right) \text {, } \mathrm{TSOP-} 6 \text { package } \end{aligned}$ |  |  |  |  |
|  | Si3454DV |  | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V} \text { max., } \mathrm{I}_{\mathrm{D}}=4.2 \mathrm{~A} \text { max., } \mathrm{V}_{\mathrm{th}}=1.0 \mathrm{~V} \text { min., } \\ & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.065 \Omega \text { max. }\left(\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}\right) \text {, TSOP-6 package } \end{aligned}$ |  |  |  |  |

Caution The value of each characteristic in Table 6 depends on the materials prepared by each manufacturer, however, confirm the specifications by referring to respective materials when using any of the above.

## 2. Output Current (lout) vs. Efficiency ( $\eta$ ) Characteristics

The following shows the actual output current (lout) vs. efficiency $(\eta)$ characteristics when the S-8533 Series is used under conditions (1) to (26) in Table 4.
(1) S-8533A15AFT (CPH6303/CPH6403)

(3) S-8533A33AFT (CPH6303/CPH6403)

(5) S-8533A33AFT (CPH6302/CPH6402)

(7) S-8533A50AFT (CPH6302/CPH6402)

(2) S-8533A15AFT (Si3441DVISi3442DV)

(4) S-8533A33AFT (Si3441DVISi3442DV)

(6) S-8533A33AFT (Si3454DVISi3455DV)

(8) S-8533A50AFT (Si3454DVISi3455DV)

(9) S-8533A15AFT (CPH6303/CPH6403)

(11) S-8533A33AFT (CPH6303/CPH6403)

(13) S-8533A33AFT (CPH6302/CPH6402)

(15) S-8533A50AFT (CPH6302/CPH6402)

(10) S-8533A15AFT (Si3441DV/Si3442DV)

(12) S-8533A33AFT (Si3441DV/Si3442DV)

(14) S-8533A33AFT (Si3454DV/Si3455DV)

(16) S-8533A50AFT (Si3454DV/Si3455DV)

(17) S-8533A15AFT (CPH6303/CPH6403)

(19) S-8533A33AFT (CPH6303/CPH6403)

(21) S-8533A33AFT (CPH6302/CPH6402)

(23) S-8533A50AFT (CPH6302/CPH6402)

(18) S-8533A15AFT (Si3441DVISi3442DV)

(20) S-8533A33AFT (Si3441DV/Si3442DV)

(22) S-8533A33AFT (Si3454DVISi3455DV)

(24) S-8533A50AFT (Si3454DV/Si3455DV)


## (25) S-8533A33AFT (CPH6303/CPH6403)


(26) S-8533A33AFT (CPH6302/CPH6402)


## 3. Output Current (lout) vs. Ripple Voltage ( $\mathrm{V}_{\mathrm{r}}$ ) Characteristics

The following shows the actual output current (lout) vs. ripple voltage $\left(V_{r}\right)$ characteristics when the S-8533 Series is used under conditions (27) to (34) in Table 5.
(27) S-8533A15AFT (CPH6303/CPH6403)

(29) S-8533A33AFT (CPH6303/CPH6403)

(31) S-8533A33AFT (CPH6302/CPH6402)

(33) S-8533A50AFT (CPH6302/CPH6402)

(28) S-8533A15AFT (Si3441DVISi3442DV)

(30) S-8533A33AFT (Si3441DV/Si3442DV)

(32) S-8533A33AFT (Si3454DVISi3455DV)

(34) S-8533A50AFT (Si3454DV/Si3455DV)



No. FT008-A-P-SD-1. 1

| TITLE | TSSOP8-E-PKG Dimensions |
| :---: | :---: |
| No. | FT008-A-P-SD-1.1 |
| SCALE |  |
| UNIT | mm |
|  |  |
|  |  |
| Seiko Instruments Inc. |  |



No. FT008-E-C-SD-1.0

| TITLE | TSSOP8-E-Carrier Tape |
| :---: | :---: |
| No. | FT008-E-C-SD-1.0 |
| SCALE |  |
| UNIT | mm |
|  |  |
|  |  |
| Seiko Instruments Inc. |  |



No. FT008-E-R-SD-1.0

| TITLE | TSSOP8-E-Reel |  |  |
| :---: | :---: | :---: | :---: |
| No. | FT008-E-R-SD-1.0 |  |  |
| SCALE | QTY. |  |  |
| UNIT | mm |  |  |
|  |  |  |  |
|  |  |  |  |
| Seiko Instruments Inc. |  |  |  |

- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.

