# CXA2640ER ## 3-Channel 2-LD Driver for Optical Disc Drive ### **Description** The CXA2640ER is a laser driver IC capable of driving two high output lasers (CD/DVD) for writeable optical discs. #### **Features** - CD maximum drive current: 300mA DVD maximum drive current: 250mA - Capable of generating three-value write waveform through control of one read channel and two write channels - Rise/Fall times = 1ns - Read Channel: ×100 - Write Channel: ×840 (CD), ×400 (DVD) - Read channel has extensive low-noise design 1.5nA\sqrt{Hz} (@20MHz, ILD = 35mA, IMOD = 40mAp-p) - Internal high frequency modulator circuit Frequency variable range: 200 to 600MHz Maximum modulator current amplitude: 100mAp-p Can be set separately for CD and DVD. - Timing input for generating write waveform can be adapted to both differential input (LVDS/LVPECL) and single end input (3.3V CMOS/TTL). - Single 5V power supply #### **Applications** CD-R, CD-RW, DVD-R, DVD+RW, DVD-RW and DVD-RAM for high-speed writeable optical disc drives #### Structure Bipolar silicon monolithic IC ## **Absolute Maximum Ratings** (Ta = 25°C) | <ul> <li>Supply voltage</li> </ul> | Vcc | 5.5 | V | | | | |------------------------------------|------|-------------|----|--|--|--| | Storage temperature | Tstg | -65 to +150 | °C | | | | | Allowable power dissipation | | | | | | | P<sub>D</sub> TBD ## **Operating Conditions** | <ul> <li>Supply voltage</li> </ul> | Vcc | 4.5 to 5.5 | V | |-------------------------------------------|------|------------|----| | <ul> <li>Operating temperature</li> </ul> | Topr | -10 to +75 | °C | Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. ## **Block Diagram and Pin Configuration** ## **Pin Description** | | | | Б. | - 14 | | | |------------|----------|-----|-------|--------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin<br>No. | Symbol | I/O | | oltage | Equivalent circuit | Description | | INU. | | | DC | AC | | - | | 1 | OUTEN2 | I | | | <b>†</b> | IIN2 set current control signal input. (positive logic) | | 2 | xOUTEN2 | I | | | 300 | IIN2 set current control signal input. (negative logic) | | 3 | OUTEN3 | I | _ | _ | 2 → W Zk ≨ | IIN3 set current control signal input. (positive logic) | | 4 | xOUTEN3 | I | | | <sup>4</sup> m m | IIN3 set current control signal input. (negative logic) | | 5 | OUTENREF | 0 | 1.65V | | 5 300 W 40k \$ \$ | Reference voltage output for current control signal. Connects decoupling capacitance to ground. | | 6 | VBG | 0 | 1.26V | _ | 6 300 W 12.6k \$ \$ | Internal reference voltage decoupling. | | 7 | IIN1 | I | | | 7 100<br>7 700 \$<br>777 777 777 | Current setting 1. The set current ×100 is output when LDEN1 or LDEN2 = high. | | 8 | IIN2 | I | | | 500 | Current setting pin 2. The set current ×400 is output through LDOUT1 when LDEN1 = high. The set current ×840 is output through LDOUT2 when LDEN2 = high. | | 9 | IIN3 | I | | _ | (8) - W - 1 k ≤ 1 m m m | Current setting pin 3. The set current ×400 is output through LDOUT1 when LDEN1 = high. The set current ×840 is output through LDOUT2 when LDEN2 = high. | | 10 | Vcc1 | I | _ | _ | _ | Supply voltage for control system and modulator system. | | 11 | Vcc2 | I | _ | _ | _ | Supply voltage for timing system and current switch. | | | | | | | | | | Pin | O. male al | 1/0 | Pin vo | oltage | Facilitate at a facilit | Description | |-----|-------------|-----|--------|--------|-------------------------------------------------|---------------------------------------------------------------------------------------------------| | No. | Symbol | I/O | DC | AC | Equivalent circuit | Description | | 12 | LDOUT2 | 0 | _ | _ | 12 | CD laser drive current output.<br>Enabled when LDEN2 = high. | | 13 | R FREQ1 | 0 | | | 300 | Modulator frequency setting 1. Enabled when LDEN1 = high. Connects resistance to ground. | | 14 | R FREQ2 | 0 | _ | _ | (13) W 8p = W 11 | Modulator frequency setting 2.<br>Enabled when LDEN2 = high.<br>Connects resistance to<br>ground. | | 15 | R FREQ COMP | 0 | _ | _ | 300<br>W 8p 77777777777777777777777777777777777 | Modulator frequency variation adjustment. Connects resistance to ground. | | 16 | Vcc_LD | _ | _ | _ | _ | Output stage supply voltage. | | 17 | RAMP1 | 0 | | | 300 | Modulator amplitude setting 1. Enabled when LDEN1 = high. Connects resistance to ground. | | 18 | RAMP2 | 0 | | | (17) W 8p = W 1 | Modulator amplitude setting 2.<br>Enabled when LDEN2 = high.<br>Connects resistance to<br>ground. | | 19 | LDOUT1 | 0 | | | 19 | DVD laser drive current output. Enabled when LDEN1 = high. | | 20 | GND2 | _ | _ | _ | _ | Ground. | | Pin | Corrects of | 1/0 | Pin vo | oltage | Environment singuit | Description | |-----|-------------|-----|--------|--------|--------------------------------|-----------------------------------------------------------------------------------------------------------| | No. | Symbol | I/O | DC | AC | Equivalent circuit Description | | | 21 | LDEN1 | I | | | 300 | DVD output control. (positive logic) When LDEN1 = high, the current set at IIN1 is output through LDOUT1. | | 22 | LDEN2 | I | | | 21) 300<br>W \$200k \$ | CD output control. (positive logic) When LDEN2 = high, the current set at IIN1 is output through LDOUT2. | | 23 | OSCEN | I | _ | _ | 300<br>W S | Modulator control. (positive logic) Outputs modulator waveform when OSCEN = high. | | 24 | GND1 | _ | | _ | _ | Ground. | ## **Electrical Characteristics** $(Vcc = 5V, Ta = 25^{\circ}C)$ | No. | Measurement item | Symbol | Min. | Тур. | Max. | Unit | Condition | |----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|------|------|------|--------|-------------------------------------------------------------------------------------------------------------------------| | 1 | Current consumption 1 | Icc1 | 10 | 16 | 22 | mA | LDEN1, 2 = L | | 2 | Current consumption 2 | Icc2 | 86 | 123 | 160 | mA | LDEN1 (2) = H,<br>IOUT1 = 60mA, OSCEN = H,<br>AMP = 40mAp-p | | 3 | Current consumption 3 | Icc3 | 128 | 183 | 238 | mA | LDEN = H, IOUT1 = 60mA,<br>IOUT2 = 120mA (Duty = 25%),<br>IOUT3 = 60mA (Duty = 50%),<br>IOUT = IOUT1 + IOUT2 +<br>IOUT3 | | 4 | Current consumption 3-1 | lcc3_1 | 100 | 144 | 188 | mA | LDEN = H, IOUT1 = 30mA,<br>IOUT2 = 120mA (Duty = 25%),<br>IOUT3 = 60mA (Duty = 50%),<br>IOUT = IOUT1 + IOUT2 +<br>IOUT3 | | <logi< td=""><td>c input block: During single end</td><td>transfer&gt;</td><td></td><td></td><td></td><td></td><td></td></logi<> | c input block: During single end | transfer> | | | | | | | 5 | Input voltage high level | VSH | 2 | | Vcc | V | | | 6 | Input voltage low level | VSL | GND | _ | 1.3 | V | | | <logi< td=""><td>c input block: During differentia</td><td>l input&gt;</td><td></td><td></td><td></td><td></td><td></td></logi<> | c input block: During differentia | l input> | | | | | | | 7 | Input voltage high level | VDH | 0.8 | | 3 | V | | | 8 | Input voltage amplitude | VDL | 0.2 | | 3 | V | | | <ld d<="" td=""><td>river block: DC&gt;</td><td></td><td></td><td></td><td>•</td><td></td><td></td></ld> | river block: DC> | | | | • | | | | 9 | LD drive current 1 | IOUTR | 100 | | _ | mA | | | 10 | LD drive current 2, 3 | IOUTW | 250 | | _ | mA | | | 11 | Total LD drive current 1 (DVD) | IOUT1 | 250 | 300 | _ | mA | Vcc = 4.5V, VOP = 3V | | 12 | Total LD drive current 2 (CD) | IOUT2 | 300 | 350 | _ | mA | Vcc = 4.5V, VOP = 2.5V | | 13 | Minimum LD drive current 1 (DVD) | OFFSET1 | _ | _ | 4 | mA | IIN1 = IIN2 = IIN3 = 0µA,<br>LDEN1 = OUTEN2 =<br>OUTEN3 = H | | 14 | Minimum LD drive current 2 (CD) | OFFSET2 | _ | _ | 4 | mA | IIN1 = IIN2 = IIN3 = 0µA,<br>LDEN2 = OUTEN2 =<br>OUTEN3 = H | | 15 | Output current noise 1 (DVD) | NOISE1 | _ | 1.5 | _ | nA/√Hz | f = 400MHz, ILD = 35mA,<br>Imod = 40mAp-p<br>(20MHz: NOISE) | | 16 | Output current noise 2 (CD) | NOISE2 | _ | 1.5 | _ | nA/√Hz | f = 400MHz, ILD = 35mA,<br>Imod = 20mAp-p<br>(20MHz: NOISE) | | <ld d<="" td=""><td>river block: Pulse driving&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td></ld> | river block: Pulse driving> | | | | | | | | 17 | Propagation delay | DELAY | - | 3 | _ | ns | | | 18 | Rise time (Tr) | TR | _ | 1.5 | _ | ns | ILD = 50 to 100mA pulse<br>Settling 10% to 90%<br>(resistance load) | | 19 | Fall time (Tf) | TF | _ | 1.5 | _ | ns | ILD = 100 to 50mA pulse<br>Settling 10% to 90%<br>(resistance load) | | No. | Measurement item | Symbol | Min. | Тур. | Max. | Unit | Condition | |-------------------------------------------------------------------------------------------------------------|--------------------------------------|---------|------------|------|------|--------|---------------------------------------------------------------------------------------------------| | <ild< td=""><td>control block&gt;</td><td>,</td><td></td><td>- 71</td><td></td><td></td><td></td></ild<> | control block> | , | | - 71 | | | | | 20 | Input resistance 1 (Pin 7) | ZIINR | 0.56 | 0.8 | 1.04 | kΩ | | | 21 | Input resistance 2 (Pins 8, 9) | ZIINW | 1.05 | 1.5 | 1.95 | kΩ | | | 22 | Input/output gain 1 | GAINR | 95 | 105 | 115 | _ | | | 23 | Input/output gain 2, 3 (DVD) | GAINW1 | 360 | 400 | 440 | _ | | | 24 | Input/output gain 2, 3 (CD) | GAINW2 | 765 | 840 | 935 | _ | | | 25 | ILD control linearity 1 (DVD) | LINEA1 | -3.5 | _ | 2.5 | % | Based on linearity when ILD = 50 to 150mA Vcc = 4.5V, VI = 1.75V, RL = $5\Omega$ , ILD = $250$ mA | | 26 | ILD control linearity 2 (CD) | LINEA2 | -3.5 | _ | 2.5 | % | Based on linearity when ILD = 50 to 150mA Vcc = 4.5V, V2 = 1V, RL = $5\Omega$ , ILD = $300$ mA | | 27 | Input/output gain relative precision | GACCU | <b>-</b> 5 | _ | 5 | % | | | 28 | Input/output transmission band | FBAND | 7 | _ | _ | MHz | Frequency for input/output gain of –3dB | | <high< td=""><td>frequency modulator&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td></high<> | frequency modulator> | | | | | | | | 29 | Frequency variable range | VARIF | 200 | _ | 600 | MHz | | | 30 | Amplitude variable range | VARIAMP | _ | _ | 100 | mA | fmod = 400MHz | | 31 | Frequency variation | FREQ | -10 | _ | 10 | % | fmod = 400MHz | | 32 | Frequency temperature characteristic | TFREQ | _ | 319 | _ | ppm/°C | fmod = 300MHz | | 33 | Amplitude variation | AMP | 0 | 31 | 42 | mAp-p | fmod = 400MHz, | | 34 | Amplitude temperature characteristic | TAMP | | 116 | _ | ppm/°C | $fmod = 300MHz, \\ RAMP = 10k\Omega$ | | 35 | OSCEN response time (ON) | OSCRES1 | _ | 5 | _ | ns | | | 36 | OSCEN response time (OFF) | OSCRES2 | _ | 5 | _ | ns | | | <lde< td=""><td>N control&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td></lde<> | N control> | | | | | | | | 37 | LDEN response time 1 (ON) | RLDRES1 | _ | _ | 700 | ns | Time to reach 90% of Read set current (same condition as current consumption 2) | | 38 | LDEN response time 1 (OFF) | RLDRES2 | _ | _ | 10 | ns | Time to reach 10% of Read set current (same condition as current consumption 2) | | 39 | LDEN response time 2 (ON) | WLDRES1 | _ | _ | 700 | ns | Time to reach 90% of Write set current (same condition as current consumption 3) | | 40 | LDEN response time 2 (OFF) | WLDRES2 | _ | _ | 10 | ns | Time to reach 10% of Write set current (same condition as current consumption 3) | #### **Electrical Characteristics Measurement Circuit** ## **Description of Operation** ### (1) LD Drive Current Value Setting The current controlled by the current setting pins IIN1, IIN2 and IIN3 is output from the LDOUT1 and LDOUT2 pins. IIN1, IIN 2 and IIN3 can be set respectively by LDEN1, LDEN2, OUTEN and xOUTEN for the output drive current from the LDOUT pin. ### (2) Differential Input and Single-end Input External processing is required for the differential input and single-end input switching. For the single-end input, if the device is used at the active Low, the OUTENREF pin and the OUTEN pin should be shorted externally; if it is used at the active High, the OUTENREF pin and the xOUTEN pin should be shorted externally. Leave the OUTENREF pin open for the differential input. #### (3) Modulator Circuit The modulator ON/OFF is controlled by the OSCEN pin. For the DVD side, the modulator frequency is varied by the external resistor connected to the RFREQ1 pin and the modulator amplitude can be varied by the external resistor value connected to the RAMP1 pin. For the CD side, the modulator frequency is varied by the external resistor connected to the RFREQ2 pin and the modulator amplitude can be varied by the external resistor value connected to the RAMP2 pin. ### (4) RFREQ COMP Pin The current depending on the internal resistor is generated using the RFREQ COMP pin external resistor to suppress the dispersion of the modulator frequency depending on the internal resistor. The RFREQ COMP pin external resistor is recommended to be fixed to $22k\Omega$ . #### (5) Modulator Level Adjustment The modulator level adjustment can be performed by varying the IIN1 input current value. ## **Description of Functions** ## 1. Logic table ## **Output control** | LDEN1 | LDEN2 | xOUTEN2 | xOUTEN3 | OSCEN | LDOUT1 (DVD) | LDOUT2 (CD) | |-------|-------|---------|---------|-------|-----------------------------------------|-----------------------------------------| | L | L | X | X | Χ | OFF | OFF | | Н | L | Н | Н | L | 100 × IIN1 | OFF | | Н | L | L | Н | L | 100 × IIN1 + 400 × IIN2 | OFF | | Н | L | Н | L | L | 100 × IIN1 + 400 × IIN3 | OFF | | Н | L | L | L | L | 100 × IIN1 + 400 × IIN2<br>+ 400 × IIN3 | OFF | | L | Н | Н | Н | L | OFF | 100 × IIN1 | | L | Н | L | Н | L | OFF | 100 × IIN1 + 840 × IIN2 | | L | Н | Н | L | L | OFF | 100 × IIN1 + 840 × IIN3 | | L | Н | L | L | L | OFF | 100 × IIN1 + 840 × IIN2<br>+ 800 × IIN3 | | Н | Н | X | Х | Х | OFF (inhibit) | OFF (inhibit) | ## **Module control** | LDEN1 | LDEN2 | xOUTEN2 | xOUTEN3 | OSCEN | LDOUT1 | LDOUT2 | |-------|-------|---------|---------|-------|--------------------------|--------------------------| | L | L | X | Х | Χ | OFF | OFF | | Н | L | X | X | L | MODOFF | OFF | | Н | L | Х | Х | Н | MODON<br>(Rfreq1, Ramp1) | OFF | | L | Н | Х | Х | L | OFF | MODOFF | | L | Н | X | X | Н | OFF | MODON<br>(Rfreq2, Ramp2) | | Н | Н | Х | Х | Х | OFF (inhibit) | OFF (inhibit) | Note: Module control does not depend on a data timing signals. ## 2. Timing Chart ## (DVD side) ## (CD side) #### **Notes on Operation** - Arrange the external resistors connected to the IIN1, IIN2 and IIN3 pins near the IC package to reduce the affects from other signal lines. - Wiring between the output LDOUT pin and the laser diode, and wiring between the Vcc\_LD pin and external decoupling capacitors should be the shortest. Making the distance for wiring long increases output waveform overshoots and undershoots caused by the affect of wiring inductance. - The Vcc\_LD pin's external decoupling capacity ground can be grounded to the GND grounding the load from the LDOUT pin. This reverses the phase of the drive waveform at the LDOUT and Vcc\_LD and moves in the direction that suppresses overshoots and undershoots. - Temperature guarantee Thermal resistance ( $\theta$ j-a) when the CXA2640ER is mounted on PWB varies according to the set (PWB) and because it is difficult to predict along with the tendency for higher power for power consumption (Po), the following points should be considered when using. Use in a range that does not exceed a junction temperature of 150°C. Also, power consumption (Po) should be below allowable power dissipation (Pd). Use with the thermal resistance ( $\theta$ j-a) of the PWB mounting lowered so that it can be operated normally at a maximum operating temperature of 75°C. To lower $\theta$ j-a, radiating measures on the set, such as widening the GND region with the set PWB are needed. Also, the diepad on the CXA2640ER 24-pin VQFN package is exposed on the backside, so thermal transmission from the IC backside to the PWB is excellent. For that reason, it is possible to release heat from the PBC to the set chassis thereby lowering the thermal resistance of the PWB mount. Find the thermal resistance ( $\theta$ j-a) when mounted on PWB and power consumption (Po) using the following method. ``` Po = (Icc \times Vcc) - (Iop \times Vop) ``` Icc: IC current consumption when operating (Including Iop) lop: Output drive current flowed from the LDOUT pin to the Laser Diode Vop: Operating voltage of the laser diode It is also possible for Po when a modulator is ON (Imod = 40mAp-p), although the precision will decrease. ``` On the DVD side: Po = (50\text{mA} + \text{IIN1} \times 2.6 + (\text{IIN2} + \text{IIN3}) \times 10) \times \text{Vcc} + (\text{lop} \times (\text{Vcc} - \text{Vop})) On the CD side: Po = (50\text{mA} + \text{IIN1} \times 2.6 + (\text{IIN2} + \text{IIN3}) \times 21) \times \text{Vcc} + (\text{lop} \times (\text{Vcc} - \text{Vop})) ``` ### Thermal resistance (θj-a) when mounted on PWB • The thermal resistance (θc-a) is obtained by measuring the Package surface temperature using a thermo couple or a radiation thermometer. In order to improve the precision of measurement, it is desired to calculate by the following formula. ΔPackage surface temperature when lop is variable/ΔPo Assume the thermal resistance (θj-c) to be approximately 2°C/W. • Diode thermal coefficient –2.27mV/°C and the positive protection diode thermal characteristics are used to find this. The V2 voltage found in (2) below cancels the voltage decrease caused by the wiring resistance between the positive protection diode connection Vcc and the Vcc pins as reference and is measured to find the precise temperature characteristics of the positive protection diode. - (1) V1 to OSCEN pin voltage to Vcc pin voltage, Icc1 to current consumption when 0V is applied to the IIN1, IIN2 and IIN3 pins. - (2) V2 to OSCEN pin voltage to Vcc pin voltage immediately after applying the arbitrary voltage to the IINx pin. - (3) V3 to OSCEN pin voltage to Vcc pin voltage, Icc3 to consumption current when applying the arbitrary voltage to the IINx pin and heat reaches equilibrium. $\Delta$ Tj using the voltage drop (V1 to V2) between the positive protection diode connection Vcc and the Vcc pins that are the reference, as described above are: $$\Delta Tj = ((V3 + (V1 - V2)) - V1)/-2.27 \text{mV/}^{\circ}\text{C}$$ Thermal resistance ( $\theta$ j-a) is: $$\theta$$ j-a = $\Delta$ Tj/((lcc3 – lcc1) × Vcc – lop × Vop) • Allowable power dissipation (PD) ≥ Po [W] $$PD = (150^{\circ}C - Ambient temperature)/\theta j-a$$ Maximum operating temperature $$(150^{\circ}\text{C} - \Delta\text{Tj}) \ge 75^{\circ}\text{C}$$ #### **Example of Representative Characteristics** ## IIN1 input current vs. CD/DVD output current characteristics ## IIN2/3 input current vs. CD/DVD output current characteristics ## $\begin{array}{c} \textbf{Modulator frequency control characteristics} \\ \text{RAMP} = 3.3 \text{k}\Omega \text{ (approximately 40mAp-p)} \end{array}$ ## RAMP resistance value vs. modulator waveform peak current characteristics RFREQ = $12k\Omega$ (approximately 390MHz) RFREQ\_COMP = $22k\Omega$ , IIN1 = $642\mu$ A ## **Application circuit 1** Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same. ### **Application circuit 2** Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same. ## Package Outline Unit: mm ## 24PIN VQFN(PLASTIC) ## PACKAGE STRUCTURE | SONY CODE | VQFN-24P-04 | |------------|-------------| | EIAJ CODE | | | JEDEC CODE | | | | · · · · - | |------------------|----------------| | PACKAGE MATERIAL | EPOXY RESIN | | LEAD TREATMENT | SOLDER PLATING | | LEAD MATERIAL | COPPER ALLOY | | PACKAGE MASS | 0.04g | #### LEAD PLATING SPECIFICATIONS | ITEM | SPEC. | |--------------------|-----------------| | LEAD MATERIAL | COPPER ALLOY | | SOLDER COMPOSITION | Sn-Bi Bi:1-4wt% | | PLATING THICKNESS | 5-18μm |