# 8-Bit Shift Register with Output Storage Register (3-State) The MC74VHC595 is an advanced high speed 8-bit shift register with an output storage register fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The MC74VHC595 contains an 8-bit static shift register which feeds an 8-bit storage register. Shift operation is accomplished on the positive going transition of the Shift Clock input (SCK). The output register is loaded with the contents of the shift register on the positive going transition of the Register Clock input (RCK). Since the RCK and SCK signals are independent, parallel outputs can be held stable during the shift operation. And, since the parallel outputs are 3-state, the VHC595 can be directly connected to an 8-bit bus. This register can be used in serial-to-parallel conversion, data receivers, etc. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7V, allowing the interface of 5V systems to 3V systems. - High Speed: $f_{max} = 185MHz$ (Typ) at $V_{CC} = 5V$ - Low Power Dissipation: $I_{CC} = 4\mu A$ (Max) at $T_A = 25$ °C - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2V to 5.5V Operating Range - Low Noise: V<sub>OLP</sub> = 1.0V (Max) - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300mA - ESD Performance: HBM > 2000V; Machine Model > 200V - These devices are available in Pb-free package(s). Specifications herein apply to both standard and Pb-free devices. Please see our website at www.onsemi.com for specific Pb-free orderable part numbers, or contact your local ON Semiconductor sales office or representative. # ON Semiconductor® http://onsemi.com SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F **CASE 966** WL = Wafer Lot YY = Year WW = Work Week $\begin{array}{lll} A &= \mbox{Assembly Location} & A &= \mbox{Assembly Location} \\ WL &= \mbox{Wafer Lot} & L &= \mbox{Wafer Lot} \end{array}$ Y = Year Y = Year WW = Work Week W = Work Week # **ORDERING INFORMATION** | Device | Package | Shipping | | | |----------------|-----------------|-----------------|--|--| | MC74VHC595D | SOIC-16 | 48 Units/Rail | | | | MC74VHC595DR2 | SOIC-16 | 2500 Units/Reel | | | | MC74VHC595DT | TSSOP-16 | 96 Units/Rail | | | | MC74VHC595DTEL | TSSOP-16 | 2000 Units/Reel | | | | MC74VHC595DTR2 | TSSOP-16 | 2500 Units/Reel | | | | MC74VHC595M | SOIC<br>EIAJ-16 | 50 Units/Rail | | | | MC74VHC595MEL | SOIC<br>EIAJ-16 | 2000 Units/Reel | | | # **LOGIC DIAGRAM** # IEC LOGIC SYMBOL # **EXPANDED LOGIC DIAGRAM** ### **FUNCTION TABLE** | | | | Inputs | | | | Resulting F | unction | | |------------------------------------------------------|-----------------|-------------------------|-------------------------|-----------------------|--------------------------|-----------------------------------------------------------|-----------------------------------|----------------------------------|----------------------------------| | Operation | Reset<br>(SCLR) | Serial<br>Input<br>(SI) | Shift<br>Clock<br>(SCK) | Reg<br>Clock<br>(RCK) | Output<br>Enable<br>(OE) | Shift<br>Register<br>Contents | Storage<br>Register<br>Contents | Serial<br>Output<br>(SQH) | Parallel<br>Outputs<br>(QA - QH) | | Clear shift register | L | Х | Х | L, H, ↓ | L | L | U | L | U | | Shift data into shift register | Н | D | 1 | L, H, ↓ | L | D→SR <sub>A</sub> ;<br>SR <sub>N</sub> →SR <sub>N+1</sub> | U | SR <sub>G</sub> →SR <sub>H</sub> | U | | Registers remains unchanged | Н | Х | L, H, ↓ | Х | L | U | ** | U | ** | | Transfer shift register contents to storage register | Н | Х | L, H, ↓ | 1 | L | U | SR <sub>N</sub> →STR <sub>N</sub> | * | SR <sub>N</sub> | | Storage register remains unchanged | Х | Х | Х | L, H, ↓ | L | * | U | * | U | | Enable parallel outputs | Х | Х | Х | Х | L | * | ** | * | Enabled | | Force outputs into high impedance state | Х | Х | Х | Х | Н | * | ** | * | Z | SR = shift register contents D = data (L, H) logic level ↓ = High-to-Low \* = depends on Reset and Shift Clock STR = storage register contents U = remains unchanged ↑ = Low-to-High \*\* = depends on Register Clock input # **MAXIMUM RATINGS\*** | Symbol | Paramete | r | Value | Unit | |------------------|------------------------------------------|----------------------------------|----------------|------| | V <sub>CC</sub> | DC Supply Voltage | | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage | - 0.5 to + 7.0 | V | | | V <sub>out</sub> | DC Output Voltage | - 0.5 to V <sub>CC</sub> + 0.5 | V | | | I <sub>IK</sub> | Input Diode Current | - 20 | mA | | | I <sub>OK</sub> | Output Diode Current | ± 20 | mA | | | I <sub>out</sub> | DC Output Current, per Pin | | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and G | ND Pins | ± 50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, | SOIC Packages†<br>TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | | - 65 to + 150 | °C | <sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied. †Derating — SOIC Packages: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . This device contains protection circuitry to guard against damage Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. ### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | | |---------------------------------|---------------------------------------|-----------------------------------------------------------------------|----------|-------|----| | V <sub>CC</sub> | DC Supply Voltage | | | 5.5 | V | | V <sub>in</sub> | DC Input Voltage | | | 5.5 | V | | V <sub>out</sub> | DC Output Voltage | 0 | $V_{CC}$ | V | | | T <sub>A</sub> | Operating Temperature, All Package Ty | /pes | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | | Rise and Fall Time $V_{CC} = 3.3V \pm 0.3V \\ V_{CC} = 5.0V \pm 0.5V$ | | | | inputs The $\theta_{JA}$ of the package is equal to 1/Derating. Higher junction temperatures may affect the expected lifetime of the device per the table and figure below. # DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES | Junction<br>Temperature °C | Time, Hours | Time, Years | | |----------------------------|-------------|-------------|--| | 80 | 1,032,200 | 117.8 | | | 90 | 419,300 | 47.9 | | | 100 | 178,700 | 20.4 | | | 110 | 79,600 | 9.4 | | | 120 | 37,000 | 4.2 | | | 130 | 17,800 | 2.0 | | | 140 | 8,900 | 1.0 | | Figure 1. Failure Rate vs. Time Junction Temperature # DC ELECTRICAL CHARACTERISTICS | | | | V <sub>CC</sub> | , | T <sub>A</sub> = 25°C | ; | T <sub>A</sub> = ≤ | 85°C | <b>T</b> <sub>A</sub> = ≤ | 125°C | | |-----------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|-----------------------|-----------------------------|----------------------------|-----------------------------|----------------------------|-----------------------------|--------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage | | 2.0<br>3.0<br>4.5<br>5.5 | 1.5<br>2.1<br>3.15<br>3.85 | | | 1.5<br>2.1<br>3.15<br>3.85 | | 1.5<br>2.1<br>3.15<br>3.85 | | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | | 2.0<br>3.0<br>4.5<br>5.5 | | | 0.59<br>0.9<br>1.35<br>1.65 | | 0.59<br>0.9<br>1.35<br>1.65 | | 0.59<br>0.9<br>1.35<br>1.65 | ٧ | | V <sub>OH</sub> | Minimum High-Level<br>Output Voltage<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | 1.9<br>2.9<br>4.4 | | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -4 \text{ mA}$<br>$I_{OH} = -8 \text{ mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | | | V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 50 \mu A$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | \<br>\ | | | | $\begin{aligned} V_{IN} &= V_{IH} \text{ or } V_{IL} \\ I_{OL} &= 4 \text{ mA} \\ I_{OL} &= 8 \text{ mA} \end{aligned}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to<br>5.5 | | | ± 0.1 | | ± 1.0 | | ± 1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | 5.5 | | | 4.0 | | 40.0 | | 40.0 | μА | | l <sub>OZ</sub> | Three-State Output<br>Off-State Current | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $V_{OUT} = V_{CC} \text{ or }$ $GND$ | 5.5 | | | ± 0.25 | | ± 2.5 | | ± 2.5 | μΑ | # AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ ) | | | | | | T <sub>A</sub> = 25°C | ; | T <sub>A</sub> = ≤ | 85°C | T <sub>A</sub> = ≤ 125°C | | | |----------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------|-----|-----------------------|--------------|--------------------|--------------|--------------------------|--------------|------| | Symbol | Parameter | Test Condit | tions | Min | Тур | Max | Min | Max | Min | Max | Unit | | f <sub>max</sub> | Maximum Clock<br>Frequency (50% | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | | 80 | 150 | | 70 | | 70 | | MHz | | | Duty Cycle) | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | | 135 | 185 | | 115 | | 115 | | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay,<br>SCK to SQH | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 8.8<br>11.3 | 13.0<br>16.5 | 1.0<br>1.0 | 15.0<br>18.5 | 1.0<br>1.0 | 15.0<br>18.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 6.2<br>7.7 | 8.2<br>10.2 | 1.0<br>1.0 | 9.4<br>11.4 | 1.0<br>1.0 | 9.4<br>11.4 | | | t <sub>PHL</sub> | Propagation Delay,<br>CPLR to SQH | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 8.4<br>10.9 | 12.8<br>16.3 | 1.0<br>1.0 | 13.7<br>17.2 | 1.0<br>1.0 | 13.7<br>17.2 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 5.9<br>7.4 | 8.0<br>10.0 | 1.0<br>1.0 | 9.1<br>11.1 | 1.0<br>1.0 | 9.1<br>11.1 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay,<br>RCK to QA-QH | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 7.7<br>10.2 | 11.9<br>15.4 | 1.0<br>1.0 | 13.5<br>17.0 | 1.0<br>1.0 | 13.5<br>17.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 5.4<br>6.9 | 74<br>9.4 | 1.0<br>1.0 | 8.5<br>10.5 | 1.0<br>1.0 | 8.5<br>10.5 | | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Output Enable Time, OE to QA-QH | $V_{CC} = 3.3 \pm 0.3 \text{ V}$<br>$R_L = 1 \text{ k}\Omega$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 7.5<br>9.0 | 11.5<br>15.0 | 1.0<br>1.0 | 13.5<br>17.0 | 1.0<br>1.0 | 13.5<br>17.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $R_L = 1 \text{ k}\Omega$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 4.8<br>8.3 | 8.6<br>10.6 | 1.0<br>1.0 | 10.0<br>12.0 | 1.0<br>1.0 | 10.0<br>12.0 | | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Output Disable Time, OE to QA-QH | $V_{CC} = 3.3 \pm 0.3 \text{ V}$<br>$R_L = 1 \text{ k}\Omega$ | C <sub>L</sub> = 50pF | | 12.1 | 15.7 | 1.0 | 16.2 | 1.0 | 16.2 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $R_L = 1 \text{ k}\Omega$ | C <sub>L</sub> = 50pF | | 7.6 | 10.3 | 1.0 | 11.0 | 1.0 | 11.0 | | | C <sub>IN</sub> | Input Capacitance | | | | 4 | 10 | | 10 | | 10 | pF | | C <sub>OUT</sub> | Three-State Output<br>Capacitance (Output<br>in High-Impedance<br>State), QA-QH | | | | 6 | | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0V | | |----------|----------------------------------------|----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Note 1) | 87 | pF | <sup>1.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC} \cdot C_{PD}$ is used to determine the no-load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . # **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0 \text{ns}$ , $C_L = 50 \text{pF}$ , $V_{CC} = 5.0 \text{V}$ ) | | | T <sub>A</sub> = 25°C | | | |------------------|----------------------------------------------|-----------------------|-------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.8 | 1.0 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | - 0.8 | - 1.0 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 3.5 | V | | $V_{ILD}$ | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | # **TIMING REQUIREMENTS** (Input $t_r = t_f = 3.0 \text{ns}$ ) | | | V <sub>CC</sub> | T <sub>A</sub> = 25°C Typ Limit | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = - 40 to<br>85°C | T <sub>A</sub> = - 55 to<br>125°C | | |--------------------|------------------------|-----------------|---------------------------------|------------|-----------------------|------------|----------------------------------|-----------------------------------|--| | Symbol | Parameter | v | | | Limit | Limit | Unit | | | | t <sub>su</sub> | Setup Time, SI to SCK | 3.3<br>5.0 | | 3.5<br>3.0 | 3.5<br>3.0 | 3.5<br>3.0 | ns | | | | t <sub>su(H)</sub> | Setup Time, SCK to RCK | 3.3<br>5.0 | | 8.0<br>5.0 | 8.5<br>5.0 | 8.5<br>5.0 | ns | | | **TIMING REQUIREMENTS** (Input $t_r = t_f = 3.0 \text{ns}$ ) | | | , V <sub>CC</sub> | _ | | _ | | | |--------------------|----------------------------|-------------------|-----|------------|------------|------------|------| | Symbol | Parameter | v | Тур | Limit | Limit | Limit | Unit | | t <sub>su(L)</sub> | Setup Time, SCLR to RCK | 3.3<br>5.0 | | 8.0<br>5.0 | 9.0<br>5.0 | 9.0<br>5.0 | ns | | t <sub>h</sub> | Hold Time, SI to SCK | 3.3<br>5.0 | | 1.5<br>2.0 | 1.5<br>2.0 | 1.5<br>2.0 | ns | | t <sub>h(L)</sub> | Hold Time, SCLR to RCK | 3.3<br>5.0 | | 0<br>0 | 0<br>0 | 1.0<br>1.0 | ns | | t <sub>rec</sub> | Recovery Time, SCLR to SCK | 3.3<br>5.0 | | 3.0<br>2.5 | 3.0<br>2.5 | 3.0<br>2.5 | ns | | t <sub>w</sub> | Pulse Width, SCK or RCK | 3.3<br>5.0 | | 5.0<br>5.0 | 5.0<br>5.0 | 5.0<br>5.0 | ns | | $t_{w(L)}$ | Pulse Width, SCLR | 3.3<br>5.0 | | 5.0<br>5.0 | 5.0<br>5.0 | 5.0<br>5.0 | ns | # **SWITCHING WAVEFORMS** Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. # **TEST CIRCUITS** \*Includes all probe and jig capacitance Figure 8. \*Includes all probe and jig capacitance Figure 9. # **TIMING DIAGRAM** # **INPUT EQUIVALENT CIRCUIT** ### PACKAGE DIMENSIONS # SOIC-16 **D SUFFIX** CASE 751B-05 **ISSUE J** ### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14.3M, 1942. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIM | ETERS | INC | HES | | |-----|-------------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.2 | 7 BSC | 0.050 BSC | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | P | P 5.80 6.20 | | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | # TSSOP-16 **DT SUFFIX** CASE 948F-01 **ISSUE O** ### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER - SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS DE SULVINIA COR - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | ### PACKAGE DIMENSIONS # **SOIC EIAJ-16 M SUFFIX** CASE 966-01 **ISSUE O** ### NOTES - DIMENSIONING AND TOLERANCING PER ANSI 1. DIMEING. Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. - . DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT - INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIMETERS | | INCHES | | |----------------|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | C | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | ON Semiconductor and 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative