SCBS182I - FEBRUARY 1997 - REVISED NOVEMBER 2002 - Typical V<sub>OLP</sub> (Output Ground Bounce) <1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>) - I<sub>off</sub> and Power-Up 3-State Support Hot Insertion - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) SN54ABT125 . . . J OR W PACKAGE SN74ABT125 . . . D, DB, N, NS, OR PW PACKAGE (TOP VIEW) SN74ABT125 . . . RGY PACKAGE (TOP VIEW) SN54ABT125 . . . FK PACKAGE (TOP VIEW) NC - No internal connection ### description/ordering information The 'ABT125 quadruple bus buffer gates feature independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable ( $\overline{OE}$ ) input is high. These devices are fully specified for hot-insertion applications using $I_{off}$ and power-up 3-state. The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACK | AGE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-------------------------|---------------|--------------------------|---------------------| | | PDIP – N | Tube | SN74ABT125N | SN74ABT125N | | | QFN – RGY | Tape and reel | SN74ABT125RGYR | AB125 | | | SOIC - D | Tube | SN74ABT125D | ABT125 | | –40°C to 85°C | 30IC = D | Tape and reel | SN74ABT125DR | ADTIZS | | | SOP - NS | Tape and reel | SN74ABT125NSR | ABT125 | | | SSOP – DB Tape and reel | | SN74ABT125DBR | AB125 | | | TSSOP – PW | Tape and reel | SN74ABT125PWR | AB125 | | –55°C to 125°C | CDIP – J | Tube | SNJ54ABT125J | SNJ54ABT125J | | | CFP – W | Tube | SNJ54ABT125W | SNJ54ABT125W | | | LCCC – FK | Tube | SNJ54ABT125FK | SNJ54ABT125FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **FUNCTION TABLE** (each buffer) | INPU | JTS | OUTPUT | |------|-----|--------| | ŌĒ | Α | Y | | L | Н | Н | | L | L | L | | Н | Χ | Z | ### logic diagram (positive logic) Pin numbers shown are for the D, DB, J, N, NS, PW, RGY, and W packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> –0.5 V to | 7 V | |------------------------------------------------------------------------|-------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | Voltage range applied to any output in the high or power-off state, VO | 5.5 V | | Current into any output in the low state, Io: SN54ABT125 | Am 6 | | SN74ABT125 | 3 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | 3 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | ) mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): D package | C/W | | (see Note 2): DB package | C/W | | (see Note 2): N package 80° | C/W | | (see Note 2): NS package | C/W | | (see Note 2): PW package | C/W | | (see Note 3): RGY package | C/W | | Storage temperature range, T <sub>stg</sub> –65°C to 15 | 50°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ## recommended operating conditions (see Note 4) | | | SN54ABT125 | | SN74A | UNIT | | |---------------------|------------------------------------|------------|-----|-------|------|------| | | | MIN | MAX | MIN | MAX | UNII | | Vcc | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | ٧ <sub>I</sub> | Input voltage | 0 | VCC | 0 | VCC | V | | ЮН | High-level output current | | -24 | | -32 | mA | | loL | Low-level output current | | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | | 10 | | 10 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | 200 | | 200 | | μs/V | | T <sub>A</sub> | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN54ABT125, SN74ABT125 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCBS182I – FEBRUARY 1997 – REVISED NOVEMBER 2002 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | 7 | A = 25° | <b>C</b> | SN54A | BT125 | SN74A | BT125 | UNIT | |------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|------------------|----------|-------|-------|-------|-------|------| | PARAM | METER | lesi cor | NDITIONS | MIN | TYP <sup>†</sup> | MAX | MIN | MAX | MIN | MAX | UNII | | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.2 | | -1.2 | | -1.2 | V | | | | V <sub>CC</sub> = 4.5 V, | IOH = -3 mA | 2.5 | | | 2.5 | | 2.5 | | | | \/a | | $V_{CC} = 5 V$ , | I <sub>OH</sub> = -3 mA | 3 | | | 3 | | 3 | | V | | VOH | | V <sub>CC</sub> = 4.5 V | $I_{OH} = -24 \text{ mA}$ | 2 | | | 2 | | | | | | | | VCC = 4.5 V | $I_{OH} = -32 \text{ mA}$ | 2* | | | | | 2 | | | | VOL | | V <sub>CC</sub> = 4.5 V | $I_{OL} = 48 \text{ mA}$ | | | 0.55 | | 0.55 | | | V | | VOL | | VCC = 4.5 V | $I_{OL} = 64 \text{ mA}$ | | | 0.55* | | | | 0.55 | V | | V <sub>hys</sub> | | | | | 100 | | | | | | mV | | lį | | | $V_I = V_{CC}$ or GND | | | ±1 | | ±1 | | ±1 | μΑ | | IOZPU | | $V_{CC} = 0 \text{ to } 2.1 \text{ V}, V_{O} = 0.5 \text{ V to } 2.7 \text{ V}, \overline{OE} = X$ | | | | ±50 | | ±50 | | ±50 | μΑ | | IOZPD | $V_{CC} = 2.1 \text{ V to } 0, V_{O} = 0.5 \text{ V to } 2.7 \text{ V}, \overline{OE} = X$ | | 0.5 V to 2.7 V, $\overline{OE} = X$ | | | ±50 | | ±50 | | ±50 | μΑ | | IOZH | | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V}, \qquad V_O = 2.7 \text{ V}, \overline{OE} \ge 2 \text{ V}$ | | | | 10 | | 10 | | 10 | μΑ | | lozL | | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$ | $V_O = 0.5 \text{ V}, \overline{OE} \ge 2 \text{ V}$ | | | -10 | | -10 | | -10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4.5 \text{ V}$ | | | ±100 | | | | ±100 | μΑ | | ICEX | | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | | 50 | | 50 | μΑ | | IO <sup>‡</sup> | | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.5 V | -50 | -100 | –200§ | -50 | –200§ | -50 | -200§ | mA | | | | V <sub>CC</sub> = 5.5 V, | Outputs high | | 1 | 250 | | 250 | | 250 | μΑ | | ICC | | $I_{O} = 0$ , | Outputs low | | 24 | 30 | | 30 | | 30 | mA | | | | $V_I = V_{CC}$ or GND | Outputs disabled | | 0.5 | 250 | | 250 | | 250 | μΑ | | | Data | V <sub>CC</sub> = 5.5 V,<br>One input at 3.4 V, | Outputs enabled | | | 1.5 | | 1.5 | | 1.5 | | | $\Delta I_{CC}$ inputs | inputs | onputs Other inputs at VCC or GND | Outputs disabled | | | 0.05 | | 0.05 | | 0.05 | mA | | | Control inputs | $V_{CC}$ = 5.5 V, One input at 3.4 V,<br>Other inputs at $V_{CC}$ or GND | | | | 1.5 | | 1.5 | | 1.5 | | | Ci | | V <sub>I</sub> = 2.5 V or 0.5 V | | | 3 | | | | | | pF | | Co | | V <sub>O</sub> = 2.5 V or 0.5 V | | | 7 | | | | | | pF | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply. <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V. ‡ Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>§</sup> This limit may vary among suppliers. <sup>¶</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. SCBS182I – FEBRUARY 1997 – REVISED NOVEMBER 2002 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54ABT125 | | SN74ABT125 | | UNIT | | | |--------------------|-----------------|----------------|-------------------------------------------------|-----|-----|------------|-----|------------|-----|------|-----|----| | | (INPUT) | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | t <sub>PLH</sub> † | А | Δ. | Δ | V | 1 | 3.2 | 4.6 | 1 | 6 | 1 | 4.9 | 20 | | t <sub>PHL</sub> † | | ĭ | 1 | 2.5 | 4.6 | 1 | 6.2 | 1 | 4.9 | ns | | | | t <sub>PZH</sub> † | ŌĒ | | 1 | 3.6 | 5 | 1 | 6 | 1 | 5.9 | no | | | | t <sub>PZL</sub> † | | ī | 1 | 2.5 | 6.2 | 1 | 7.5 | 1 | 6.8 | ns | | | | <sup>t</sup> PHZ | ŌĒ | v | 1 | 3.8 | 5.4 | 1 | 6.3 | 1 | 6.2 | no | | | | t <sub>PLZ</sub> † | | OE Y | 1 | 3.3 | 5.3 | 1 | 6.5 | 1 | 6.2 | ns | | | <sup>†</sup> This limit may vary among suppliers. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq 2.5 \,\text{ns}$ , $t_f \leq 2.5 \,\text{ns}$ . - D. The outputs are measured one at a time with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3) | |------------------|------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------| | 5962-9676801Q2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | 5962-9676801QCA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | 5962-9676801QDA | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | | SN74ABT125D | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125DBLE | OBSOLETE | SSOP | DB | 14 | | TBD | Call TI | Call TI | | SN74ABT125DBR | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125DBRE4 | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125DE4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125DG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125DR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125DRE4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125DRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125N | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74ABT125NE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74ABT125NSR | ACTIVE | so | NS | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125NSRE4 | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125PW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125PWE4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125PWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125PWLE | OBSOLETE | TSSOP | PW | 14 | | TBD | Call TI | Call TI | | SN74ABT125PWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125PWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125PWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT125RGYR | ACTIVE | QFN | RGY | 14 | 1000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1YEAR | | SN74ABT125RGYRG4 | ACTIVE | QFN | RGY | 14 | 1000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1YEAR | | SNJ54ABT125FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | SNJ54ABT125J | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | SNJ54ABT125W | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | #### PACKAGE OPTION ADDENDUM 18-Jul-2006 (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # W (R-GDFP-F14) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB #### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** #### **LEADLESS CERAMIC CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDSO-G14) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AB. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - F. Package complies to JEDEC MO-241 variation BA. #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB), the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground plane or special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions # RGY (R-PQFP-N14) - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 ## PW (R-PDSO-G\*\*) #### 14 PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |--------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265