www.ti.com # 14-BIT, 210 MSPS ADC WITH DDR LVDS/CMOS OUTPUTS ## **FEATURES** - Maximum Sample Rate: 210 MSPS - 14-Bit Resolution - No Missing Codes - Total Power Dissipation 1.23 W - Internal Sample and Hold - 73.3-dBFS SNR at 70-MHz IF - 85-dBc SFDR at 70-MHz IF, 0 dB gain - High Analog Bandwidth up to 800 MHz - Double Data Rate (DDR) LVDS and Parallel CMOS Output Options - Programmable Gain up to 6 dB for SNR/SFDR Trade-Off at High IF - Reduced Power Modes at Lower Sample Rates - Supports Input Clock Amplitude Down to 400 mV<sub>PP</sub> - Clock Duty Cycle Stabilizer - No External Reference Decoupling Required - Internal and External Reference Support - Programmable Output Clock Position to Ease Data Capture - 3.3-V Analog and Digital Supply - 48-QFN Package (7 mm × 7 mm) #### **APPLICATIONS** - Wireless Communications Infrastructure - Software Defined Radio - Power Amplifier Linearization - 802.16d/e - Test and Measurement Instrumentation - High Definition Video - Medical Imaging - Radar Systems #### DESCRIPTION ADS5547 is a high performance 14-bit, 210-MSPS A/D converter. It offers state-of-the art functionality and performance using advanced techniques to minimize board space. With high analog bandwidth and low jitter input clock buffer, the ADC supports both high SNR and high SFDR at high input frequencies. It features programmable gain options that can be used to improve SFDR performance at lower full-scale analog input ranges. In a compact 48-pin QFN, the device offers fully differential LVDS DDR (Double Data Rate) interface while parallel CMOS outputs can also be selected. Flexible output clock position programmability is available to ease capture and trade-off setup for hold times. At lower sampling rates, the ADC can be operated at scaled down power with no loss in performance. The ADS5547 includes an internal reference, while eliminating the traditional reference pins and associated external decoupling. The device also supports an external reference mode. The device is specified over the industrial temperature range (-40°C to 85°C). #### **ADS5547 PRODUCT FAMILY** | | | 210 MSPS | 190 MSPS | 170 MSPS | |---|--------|----------|----------|----------| | | 14 bit | ADS5547 | ADS5546 | ADS5545 | | Ī | 12 bit | ADS5527 | - | ADS5525 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION(1) | PRODUCT | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY | |---------|------------------------|-----------------------|-----------------------------------|--------------------|--------------------|---------------------------------| | ADS5547 | QFN-48 <sup>(2)</sup> | RGZ | –40°C to 85°C | AZ5547 | ADS5547IRGZT | Tape and Reel,<br>250 | | AD55547 | QFN-46\ <sup>-</sup> / | KGZ | -40°C to 65°C | AZ5547 | ADS5547IRGZR | Tape and Reel,<br>2500 | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. <sup>(2)</sup> For thermal pad size on the package, see the mechanical drawings at the end of this data sheet. θ<sub>JA</sub> = 25.41°C/W (0 LFM air flow), θ<sub>JC</sub> = 16.5°C/W when used with 2 oz. copper trace and pad soldered directly to a JEDEC standard four layer 3 in x 3 in PCB. # ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | VALUE | UNIT | |------------------|---------------------------------------------------------|---------------------------------------|------| | | Supply voltage range, AVDD | -0.3 V to 3.9 | V | | | Supply voltage range, DRVDD | -0.3 V to 3.9 | V | | | Voltage between AGND and DRGND | -0.3 to 0.3 | V | | | Voltage between AVDD to DRVDD | -0.3 to 3.3 | V | | | Voltage applied to VCM pin (in external reference mode) | -0.3 to 1.8 | V | | | Voltage applied to analog input pins, INP and INM | -0.3 V to minimum (3.6, AVDD + 0.3 V) | V | | | Voltage applied to input clock pins, CLKP and CLKM | -0.3 V to AVDD + 0.3 V | V | | T <sub>A</sub> | Operating free-air temperature range | -40 to 85 | °C | | $T_{J}$ | Operating junction temperature range | 125 | °C | | T <sub>stg</sub> | Storage temperature range | -65 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | | MIN | TYP | MAX | UNIT | |----------------|---------------------------------------------------------------------------------|--------|----------|------|----------| | SUP | PLIES | | | ľ | | | | Analog supply voltage, AVDD | 3 | 3.3 | 3.6 | V | | | Digital supply voltage, DRVDD | 3 | 3.3 | 3.6 | V | | ANA | LOG INPUTS | | | | | | | Differential input voltage range | | 2 | | $V_{PP}$ | | | Input common-mode voltage | | 1.5 ±0.1 | | V | | | Voltage applied on VCM in external reference mode | 1.45 | 1.5 | 1.55 | V | | CLO | CK INPUT | | | | | | | Input clock sample rate (1) | | | | MSPS | | | DEFAULT SPEED mode | 50 | | 210 | MCDC | | | LOW SPEED mode | 1 | | 60 | MSPS | | | Input clock amplitude differential (V <sub>(CLKP)</sub> - V <sub>(CLKM)</sub> ) | | | | | | | Sine wave, ac-coupled | 0.4 | 1.5 | | $V_{PP}$ | | | LVPECL, ac-coupled | | 1.6 | | $V_{PP}$ | | | LVDS, ac-coupled | | 0.7 | | $V_{PP}$ | | | LVCMOS, single-ended, ac-coupled | | 3.3 | | V | | | Input clock duty cycle (See Figure 31) | 35% | 50% | 65% | | | DIGI | TAL OUTPUTS | | | | | | C <sub>L</sub> | Maximum external load capacitance from each output pin to DRGND (LVDS and CMOS | modes) | | | | | | Without internal termination (default after reset) | | 5 | | pF | | | With 100 $\Omega$ internal termination $^{(2)}$ | | 10 | | pF | | $R_L$ | Differential load resistance between the LVDS output pairs (LVDS mode) | | 100 | | Ω | | | Operating free-air temperature | -40 | | 85 | °C | <sup>(1)</sup> See the section on Low Sampling Frequency Operation for more information. <sup>(2)</sup> See the section on LVDS Buffer Internal termination for more information. ## **ELECTRICAL CHARACTERISTICS** Typical values are at 25°C, min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, sampling rate = 210 MSPS, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 db gain, DDR LVDS data output (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------|-----------------------------------------------------------------|-------|---------|-------|----------| | Resolution | 1 | | | 14 | | bits | | ANALOG | INPUT | | | | 1. | | | | Differential input voltage range | | | 2 | | $V_{PP}$ | | | Differential input capacitance | | | 7 | | pF | | | Analog input bandwidth | | | 800 | | MHz | | | Analog input common mode current (per input pin) | | | 342 | | μΑ | | REFEREN | ICE VOLTAGES | | | | | | | V <sub>(REFB)</sub> | Internal reference bottom voltage | Internal reference mode | | 0.5 | | V | | V <sub>(REFT)</sub> | Internal reference top voltage | Internal reference mode | | 2.5 | | V | | V <sub>CM</sub> | Common mode output voltage | Internal reference mode | | 1.5 | | V | | | VCM output current capability | Internal reference mode | | ±4 | | mA | | DC ACCU | RACY | | | | | | | | No Missing Codes | | | Assured | | | | DNL | Differential non-linearity | | -0.95 | 0.5 | 2.5 | LSB | | INL | Integral non-linearity | | -5 | 3.5 | 5 | LSB | | | Offset error | | | 5 | | mV | | | Offset temperature coefficient | | | 0.002 | | ppm/°C | | | Gain error | | | ± 1 | | %FS | | | Gain temperature coefficient | | | 0.01 | | Δ%/°C | | PSRR | DC Power supply rejection ratio | | | 0.6 | | mV/V | | POWER S | SUPPLY | | | | | | | I <sub>(AVDD)</sub> | Analog supply current | | | 306 | | mA | | | Divided consults consults | LVDS mode, $I_O = 3.5$ mA,<br>$R_L = 100 \Omega$ , $C_L = 5$ pF | | 66 | | mA | | I <sub>(DRVDD)</sub> | Digital supply current | CMOS mode, $F_{IN} = 2.5 \text{ MHz}$ , $C_L = 5 \text{ pF}$ | | 47 | | mA | | I <sub>CC</sub> | Total supply current | LVDS mode | | 372 | | mA | | | Total power dissipation | LVDS mode | | 1.23 | 1.375 | W | | | Standby power | In STANDBY mode with clock stopped | | 100 | 150 | mW | | | Clock stop power | With input clock stopped | | 100 | 150 | mW | ## **ELECTRICAL CHARACTERISTICS** Typical values are at 25°C, min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, sampling rate = 210 MSPS, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 db gain, DDR LVDS data output (unless otherwise noted) | | PARAMETER | TE | ST CONDITIONS | MIN | TYP | MAX | UNIT | |--------|--------------------------------------|-------------------------------------------------------|------------------------------------------------|-----|------|-----|------| | AC CHA | ARACTERISTICS | | | | | | | | | | F <sub>IN</sub> = 20 MHz | | | 73.6 | | | | | | F <sub>IN</sub> = 70 MHz | | 71 | 73.3 | | | | | | F <sub>IN</sub> = 100 MHz | | | 72.9 | | | | | | F <sub>IN</sub> = 170 MHz | | | 71.7 | | | | OND | O'mand to profess motion | F 000 MIL | 0 dB gain, 2 V <sub>PP</sub> FS <sup>(1)</sup> | | 71 | | JDEO | | SNR | Signal to noise ratio | F <sub>IN</sub> = 230 MHz | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 69.1 | | dBFS | | | | F 200 MU- | 0 dB gain, 2 V <sub>PP</sub> FS | | 70 | | | | | | F <sub>IN</sub> = 300 MHz | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 68.6 | | | | | | E _ 400 MHz | 0 dB gain, 2 V <sub>PP</sub> FS | | 68.5 | | | | | | F <sub>IN</sub> = 400 MHz | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 67.7 | | | | | RMS output noise | Inputs tied to con | nmon-mode | | 1.18 | | LSB | | | | F <sub>IN</sub> = 20 MHz | | | 87 | | | | | | F <sub>IN</sub> = 70 MHz | | 76 | 85 | | | | | | F <sub>IN</sub> = 100 MHz | | | 78 | | | | | | F <sub>IN</sub> = 170 MHz | | | 79 | | | | SFDR | Spurious free dynamic range | F <sub>IN</sub> = 230 MHz | 0 dB gain, 2 V <sub>PP</sub> FS | | 75 | | dD.o | | OI DIK | | | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 78 | | dBc | | | | $F_{IN} = 300 \text{ MHz}$ $F_{IN} = 400 \text{ MHz}$ | 0 dB gain, 2 V <sub>PP</sub> FS | | 74 | | | | | | | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 76 | | | | | | | 0 dB gain, 2 V <sub>PP</sub> FS | | 68 | | | | | | | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 70 | | | | | | F <sub>IN</sub> = 20 MHz | | | 73 | | | | | | F <sub>IN</sub> = 70 MHz | | 70 | 72.6 | | | | | | F <sub>IN</sub> = 100 MHz | | | 71.1 | | | | | | F <sub>IN</sub> = 170 MHz | | | 70.7 | | | | CINIAD | Signal to paige and distortion ratio | F <sub>IN</sub> = 230 MHz | 0 dB gain, 2 V <sub>PP</sub> FS | | 69 | | dBFS | | SINAD | Signal to noise and distortion ratio | | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 68.7 | | ubro | | | | F <sub>IN</sub> = 300 MHz | 0 dB gain, 2 V <sub>PP</sub> FS | | 67.8 | | | | | | F <sub>IN</sub> = 300 WI IZ | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 67.6 | | | | | | F <sub>IN</sub> = 400 MHz | 0 dB gain, 2 V <sub>PP</sub> FS | | 63.5 | | | | | | FIN = 400 MINZ | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 64.3 | | | | | | $F_{IN} = 20 \text{ MHz}$ | | | 92 | | | | | | $F_{IN} = 70 \text{ MHz}$ | | 76 | 90 | | | | | | $F_{IN} = 100 \text{ MHz}$ | | | 90 | | | | | | F <sub>IN</sub> = 170 MHz | | | 88 | | | | ⊔D2 | Second harmonic | F <sub>IN</sub> = 230 MHz | 0 dB gain, 2 V <sub>PP</sub> FS | | 86 | | dBc | | HD2 | Second Haimonic | | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 88 | | ubc | | | | E _ 200 MU- | 0 dB gain, 2 V <sub>PP</sub> FS | | 78 | | | | | | F <sub>IN</sub> = 300 MHz | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 80 | | | | | | E 400 MU- | 0 dB gain, 2 V <sub>PP</sub> FS | | 69 | | | | | | $F_{IN} = 400 \text{ MHz}$ | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 71 | | | Typical values are at 25°C, min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, sampling rate = 210 MSPS, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 db gain, DDR LVDS data output (unless otherwise noted) | | PARAMETER | TE | ST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------|-------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|-----|-----------------|--| | | | F <sub>IN</sub> = 20 MHz | | · | 87 | | | | | | | $F_{IN} = 70 \text{ MHz}$ | 76 | 85 | | | | | | | | $F_{IN} = 100 \text{ MHz}$ | | · | 78 | | | | | | | F <sub>IN</sub> = 170 MHz | | · | 79 | | | | | HD3 | Third harmonic | C 220 MHz | 0 dB gain, 2 V <sub>PP</sub> FS | | 75 | | dD.o | | | מחט | Third narmonic | F <sub>IN</sub> = 230 MHz | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 78 | | dBc | | | | | E 200 MU- | 0 dB gain, 2 V <sub>PP</sub> FS | | 74 | | | | | | | F <sub>IN</sub> = 300 MHz | 3 dB gain, 1.4 V <sub>PP</sub> FS | | 76 | | | | | | | E _ 400 MHz | 0 dB gain, 2 V <sub>PP</sub> FS | | 68 | | | | | | | $F_{IN} = 400 \text{ MHz}$ $3 \text{ dB gain, } 1.4 \text{ V}_{PP} \text{ FS}$ | | 70 | | | | | | | | $F_{IN} = 20 \text{ MHz}$ | | | 95 | | | | | | | $F_{IN} = 70 \text{ MHz}$ | | | 92 | | | | | | | $F_{IN} = 100 \text{ MHz}$ | 00 MHz | | | | | | | Worst h | armonic (other than HD2, HD3) | F <sub>IN</sub> = 170 MHz | | | 90 | | dBc | | | | | $F_{IN} = 230 \text{ MHz}$ | | 90 | | | | | | | | $F_{IN} = 300 \text{ MHz}$ | | | 88 | | | | | | | $F_{IN} = 400 \text{ MHz}$ | | | 87 | | | | | | | F <sub>IN</sub> = 20 MHz | | | 83 | | | | | | | $F_{IN} = 70 \text{ MHz}$ | | 74 | 82 | | | | | | | $F_{IN} = 100 \text{ MHz}$ | | | 77 | | | | | THD | Total harmonic distortion | $F_{IN} = 170 \text{ MHz}$ | | | 77 | | dBc | | | | | $F_{IN} = 230 \text{ MHz}$ | | | 74 | | | | | | | $F_{IN} = 300 \text{ MHz}$ | | | 72 | | | | | | | $F_{IN} = 400 \text{ MHz}$ | | | 65 | | | | | ENOB | Effective number of bits | F <sub>IN</sub> = 70 MHz | | 11.3 | 11.8 | | bits | | | IMD | Two tone intermedulation distortion | F <sub>IN1</sub> = 50.03 MHz<br>-7 dBFS each ton | z, F <sub>IN2</sub> = 46.03 MHz,<br>ne | | 91.1 | | 4DEC | | | IMD | Two-tone intermodulation distortion | F <sub>IN1</sub> = 190.1 MHz<br>-7 dBFS each ton | z, F <sub>IN2</sub> = 185.02 MHz,<br>ne | | 86.5 | | dBFS | | | PSRR | AC power supply rejection ratio | 30 MHz, 200 mV <sub>F</sub> | PP signal on 3.3-V supply | | 35 | | dBc | | | | Voltage overload recovery time | | (of final value) for 6-dB overload put at Nyquist frequency | | 1 | | Clock<br>cycles | | # DIGITAL CHARACTERISTICS(1) The DC specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1 AVDD = DRVDD = 3.3 V, $I_0$ = 3.5 mA, $R_L$ = 100 $\Omega^{(2)}$ | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------|--------------------------------------------------------------------|-----|------|-----|------| | DIGITAL INPUTS | | | | | | | High-level input voltage | | 2.4 | | | V | | Low-level input voltage | | | | 0.8 | V | | High-level input current | | | 33 | | μΑ | | Low-level input current | | | -33 | | μΑ | | Input capacitance | | | 4 | | pF | | DIGITAL OUTPUTS - CMOS MODE | | | | | | | High-level output voltage | | | 3.3 | | V | | Low-level output voltage | | | 0 | | V | | Output capacitance | Output capacitance inside the device, from each output to ground | | 2 | | pF | | DIGITAL OUTPUTS – LVDS MODE | | | | | | | High-level output voltage | | | 1375 | | mV | | Low-level output voltage | | | 1025 | | mV | | Output differential voltage, V <sub>OD</sub> | | 225 | 350 | 425 | mV | | V <sub>OS</sub> Output offset voltage, single-ended | Common-mode voltage of OUTP and OUTM | | 1200 | | mV | | Output capacitance | Output capacitance inside the device, from either output to ground | | 2 | | pF | <sup>(1)</sup> All LVDS and CMOS specifications are characterized, but not tested at production. # TIMING CHARACTERISTICS – LVDS AND CMOS MODES(1) Typical values are at 25°C, min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, sampling frequency = 210 MSPS, sine wave input clock, 1.5 $V_{PP}$ clock amplitude, $C_L = 5$ pF<sup>(2)</sup>, $I_O = 3.5$ mA, $R_L = 100 \ \Omega^{(3)}$ , no internal termination, unless otherwise noted. For timings at lower sampling frequencies, see the *Output Timing* section in the APPLICATION INFORMATION of this data sheet. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------|------------------------------------------------------------------|------|-----|-----|-----------------| | t <sub>a</sub> | Aperture delay | | | 1.2 | | ns | | t <sub>j</sub> | Aperture jitter | | | 150 | | fs rms | | | | Time to valid data after coming out of STANDBY mode | | | 100 | | | | Wake-up time | Time to valid data after stopping and restarting the input clock | | | 100 | μs | | | Latency | | | 14 | | clock<br>cycles | | DDR L | VDS MODE <sup>(4)</sup> | | | | | | | t <sub>su</sub> | Data setup time <sup>(5)</sup> | Data valid <sup>(6)</sup> to zero-cross of CLKOUTP | 1.0 | 1.5 | | ns | | t <sub>h</sub> | Data hold time <sup>(5)</sup> | Zero-cross of CLKOUTP to data becoming invalid <sup>(6)</sup> | 0.35 | 0.8 | | ns | - (1) Timing parameters are specified by design and characterization and not tested in production. - (2) C<sub>L</sub> is the effective external single-ended load capacitance between each output pin and ground. - (3) I<sub>O</sub> refers to the LVDS buffer current setting; R<sub>L</sub> is the differential load resistance between the LVDS output pair. - (4) Measurements are done with a transmission line of 100 $\Omega$ characteristic impedance between the device and the load. - (5) Setup and hold time specifications take into account the effect of jitter on the output data and clock. These specifications also assume that the data and clock paths are perfectly matched within the receiver. Any mismatch in these paths within the receiver would appear as reduced timing margin. - (6) Data valid refers to logic high of +50 mV and logic low of -50 mV. <sup>(2)</sup> Io refers to the LVDS buffer current setting, R is the differential load resistance between the LVDS output pair. ## TIMING CHARACTERISTICS - LVDS AND CMOS MODES (continued) For timings at lower sampling frequencies, see the Output Timing section in the APPLICATION INFORMATION of this data sheet. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | t <sub>PDI</sub> | Clock propagation delay <sup>(7)</sup> | Input clock rising edge zero-cross to output clock rising edge zero-cross | 3.7 | 4.4 | 5.1 | ns | | | LVDS bit clock duty cycle | Duty cycle of differential clock,<br>(CLKOUTP-CLKOUTM)<br>80 ≤ Fs ≤ 210 MSPS | 45% | 50% | 55% | | | t <sub>r</sub> , t <sub>f</sub> | Data rise time,<br>Data fall time | Rise time measured from $-50$ mV to $50$ mV Fall time measured from $50$ mV to $-50$ mV $1 \le Fs \le 210$ MSPS | 50 | 100 | 200 | ps | | t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time,<br>Output clock fall time | Rise time measured from $-50$ mV to $50$ mV Fall time measured from $50$ mV to $-50$ mV $1 \le Fs \le 210$ MSPS | 50 | 100 | 200 | ps | | | Output clock jitter | Cycle-to-cycle jitter | | 120 | | ps pp | | t <sub>OE</sub> | Output enable (OE) to valid data delay | Time to valid data after OE becomes active | | | 1 | μs | | PARALLE | EL CMOS MODE | | | | | | | t <sub>su</sub> | Data setup time (5) | Data valid <sup>(8)</sup> to 50% of CLKOUT rising edge | 1.8 | 2.6 | | ns | | t <sub>h</sub> | Data hold time (9) | 50% of CLKOUT rising edge to data becoming invalid (10) | 0.4 | 0.8 | | ns | | t <sub>PDI</sub> | Clock propagation delay <sup>(11)</sup> | Input clock rising edge zero-cross to 50% of CLKOUT rising edge | 2.6 | 3.4 | 4.2 | ns | | | Output clock duty cycle | Duty cycle of output clock (CLKOUT)<br>80 ≤ Fs ≤ 210 MSPS | | 45% | | | | t <sub>r</sub> , | Data rise time,<br>Data fall time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD $1 \le Fs \le 210$ MSPS | 0.8 | 1.5 | 2.0 | ns | | t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time,<br>Output clock fall time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD $1 \le Fs \le 210$ MSPS | 0.4 | 0.8 | 1.2 | ns | | t <sub>OE</sub> | Output enable (OE) to valid data delay | Time to valid data after OE becomes active | | | 50 | ns | <sup>(7)</sup> To use the input clock as the data capture clock, it is necessary to delay the input clock by a delay (t<sub>D</sub>) to get the desired setup and hold times. Use either of these equations to calculate t<sub>D</sub>: Desired setup time = $t_D - (t_{PDI} - t_{su})$ Desired hold time = $(t_{PDI} + t_h) - t_D$ Data valid refers to logic high of 2 V and logic low of 0.8 V (10) Data valid refers to logic high of 2 V and logic low of 0.8 V (11) To use the input clock as the data capture clock, it is necessary to delay the input clock by a delay (to) to get the desired setup and hold times. Use either of these equations to calculate t<sub>D</sub>: Desired setup time = $t_D$ - ( $t_{PDI}$ - $t_{su}$ ) Desired hold time = $(t_{PDI} + t_h) - t_D$ <sup>(9)</sup> Setup and hold time specifications take into account the effect of jitter on the output data and clock. These specifications also assume that the data and clock paths are perfectly matched within the receiver. Any mismatch in these paths within the receiver would appear as reduced timing margin. Figure 1. Latency <sup>&</sup>lt;sup>(1)</sup>Dn — Bits D0, D2, D4, D6, D8, D10, D12 <sup>(2)</sup>Dn+1 — Bits D1, D3, D5, D7, D9, D11, D13 Figure 2. LVDS Mode Timing <sup>&</sup>lt;sup>(1)</sup>Dn – Bits D0–D13 Figure 3. CMOS Mode Timing #### **DEVICE PROGRAMMING MODES** ADS5547 offers flexibility with several programmable features that are easily configured. The device can be configured independently using either parallel interface control or serial interface programming. In addition, the device supports a third configuration mode, where both the parallel interface and the serial control registers are used. In this mode, the priority between the parallel and serial interfaces is determined by a priority table (Table 2). If this additional level of flexibility is not required, the user can select either the serial interface programming or the parallel interface control. #### USING PARALLEL INTERFACE CONTROL ONLY To control the device using parallel interface, keep RESET tied to **high** (DRVDD). Pins DFS, MODE, SEN, SCLK, and SDATA are used to directly control certain modes of the ADC. The device is configured by connecting the parallel pins to the correct voltage levels (as described in Table 3 to Table 7). There is no need to apply reset. In this mode, SEN, SCLK, and SDATA function as parallel interface control pins. Frequently used functions are controlled in this mode—standby, selection between LVDS/CMOS output format, internal/external reference, two's complement/straight binary output format, and position of the output clock edge. Table 1 has a description of the modes controlled by the four parallel pins. PIN CONTROL MODES DFS DATA FORMAT and the LVDS/CMOS output interface MODE Internal or external reference SEN CLKOUT edge programmability SCLK LOW SPEED mode control for low sampling frequencies (< 50 MSPS) SDATA STANDBY mode – Global (ADC, internal references and output buffers are powered down) **Table 1. Parallel Pin Definition** #### USING SERIAL INTERFACE PROGRAMMING ONLY To program using the serial interface, the internal registers must first be reset to their default values, and the RESET pin must be kept **low**. In this mode, SEN, SDATA, and SCLK function as serial interface pins and are used to access the internal registers of ADC. The registers are reset either by applying a pulse on the RESET pin, or by a **high** setting on the <RST> bit (D1 in register 0x6C). The serial interface section describes the register programming and register reset in more detail. Since the parallel pins DFS and MODE are not used in this mode, they must be tied to ground. #### USING BOTH THE SERIAL INTERFACE AND PARALLEL CONTROLS For increased flexibility, a combination of serial interface registers and parallel pin controls (DFS, MODE) can also be used to configure the device. The serial registers must first be reset to their default values and the RESET pin must be kept **low**. In this mode, SEN, SDATA, and SCLK function as serial interface pins and are used to access the internal registers of ADC. The registers are reset either by applying a pulse on RESET pin or by a **high** setting on the <RST> bit (D1 in register 0x6C). The *serial interface section* describes the register programming and register reset in more detail. The parallel interface control pins DFS and MODE are used and their function is determined by the appropriate voltage levels as described in Table 6 and Table 7. The voltage levels are derived by using a resistor string as illustrated in Figure 4. Since some functions are controlled using both the parallel pins and serial registers, the priority between the two is determined by a priority table (Table 2). # Table 2. Priority Between Parallel Pins and Serial Registers | PIN | PIN FUNCTIONS SUPPORTED PRIORITY | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | MODE Internal/External reference When using the serial interface, bit <ref> (register 0x6D, bit D4) controls this if the MODE pin is tied low.</ref> | | | | | | | | DFS | DATA FORMAT | When using the serial interface, bit <df> (register 0x63, bit D3) controls this mode, ONLY if the DFS pin is tied low.</df> | | | | | | DFS | LVDS/CMOS | When using the serial interface, bit <odi> (register 0x6C, bits D3-D4) controls LVDS/CMOS selection independent of the state of DFS pin</odi> | | | | | Figure 4. Simple Scheme to Configure Parallel Pins #### **DESCRIPTION OF PARALLEL PINS** #### **Table 3. SCLK Control Pin** | SCLK (Pin 29) DESCRIPTION | | |---------------------------|-----------------------------------------------------------------------| | 0 | LOW SPEED mode Disabled - Use for sampling frequencies above 50 MSPS. | | DRVDD | LOW SPEED mode Enabled - Use for sampling frequencies below 50 MSPS. | #### **Table 4. SDATA Control Pin** | SDATA (Pin 28) | DESCRIPTION | |----------------|---------------------------------------------------------------------------------------------------------------| | 0 | Normal operation (Default) | | DRVDD | STANDBY. This is a global power down, where ADC, internal references and the output buffers are powered down. | #### **Table 5. SEN Control Pin** | SEN (Pin 27) | DESCRIPTION | |--------------|---------------------------------------------------------------------------------------------------| | 0 | CMOS mode: CLKOUT edge later by (3/12)Ts (1); LVDS mode: CLKOUT edge aligned with data transition | | (1/3)DRVDD | CMOS mode: CLKOUT edge later by (2/12)Ts; LVDS mode: CLKOUT edge aligned with data transition | | (2/3)DRVDD | CMOS mode: CLKOUT edge later by (1/12)Ts; LVDS mode: CLKOUT edge earlier by (1/12)Ts | | DRVDD | Default CLKOUT position | (1) Ts = 1/Sampling Frequency #### **Table 6. DFS Control Pin** | DFS (Pin 6) | DESCRIPTION | | | | | | | | | |-------------|---------------------------------------------------|--|--|--|--|--|--|--|--| | 0 | 2's complement data and DDR LVDS output (Default) | | | | | | | | | | (1/3)DRVDD | 2's complement data and parallel CMOS output | | | | | | | | | | (2/3)DRVDD | Offset binary data and parallel CMOS output | | | | | | | | | | DRVDD | Offset binary data and DDR LVDS output | | | | | | | | | #### **Table 7. MODE Control Pin** | MODE (Pin 23) | DESCRIPTION | |---------------|--------------------| | 0 | Internal reference | | (1/3)AVDD | External reference | | (2/3)AVDD | External reference | | AVDD | Internal reference | ## **SERIAL INTERFACE** The ADC has a set of internal registers, which can be accessed through the serial interface formed by pins SEN (Serial interface Enable), SCLK (Serial Interface Clock), SDATA (Serial Interface Data) and RESET. After device power-up, the internal registers must be reset to their default values by applying a high-going pulse on RESET (of width greater than 10 ns). Serial shift of bits into the device is enabled when SEN is low. Serial data SDATA is latched at every falling edge of SCLK when SEN is active (low). The serial data is loaded into the register at every 16th SCLK falling edge when SEN is low. If the word length exceeds a multiple of 16 bits, the excess bits are ignored. Data is loaded in multiples of 16-bit words within a single active SEN pulse. The first 8 bits form the register address and the remaining 8 bits form the register data. ## **REGISTER INITIALIZATION** After power-up, the internal registers *must* be reset to their default values. This is done in one of two ways: 1. Either through hardware reset by applying a high-going pulse on RESET pin (of width greater than 10 ns) as shown in Figure 5. OR 2. By applying software reset. Using the serial interface, set the <RST> bit (D1 in register 0x6C) to **high**. This initializes the internal registers to their default values and then self-resets the <RST> bit to **low**. In this case the RESET pin is kept **low**. Figure 5. Serial Interface Timing Diagram ## SERIAL INTERFACE TIMING CHARACTERISTICS Typical values at 25°C, min and max values across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V (unless otherwise noted) | | | MIN | TYP | MAX | UNIT | |---------------------|------------------------|-----|-----|-----|------| | t <sub>SCLK</sub> | SCLK period | 50 | | | ns | | | SCLK duty cycle | | 50% | | | | t <sub>SLOADS</sub> | SEN to SCLK setup time | | 25 | | ns | | t <sub>SLOADH</sub> | SCLK to SEN hold time | | 25 | | ns | | t <sub>DSU</sub> | SDATA setup time | | 25 | | ns | | t <sub>DH</sub> | SDATA hold time | | 25 | | ns | ## **RESET TIMING** Typical values at 25°C, min and max values across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------|-------------------------------------------------------------|----------|-----|-----|------| | t <sub>1</sub> | Power-on delay | Delay from power-up of AVDD and DRVDD to RESET pulse active | 5 | | | ms | | $t_2$ | Reset pulse width | Pulse width of active RESET signal | 10 | | | ns | | $t_3$ | Register write delay | Delay from RESET disable to SEN active | 25 | | | ns | | t <sub>PO</sub> | Power-up time | Delay from power-up of AVDD and DRVDD to output stable | ,,,,,,,, | 6.5 | | ms | NOTE: A high-going pulse on RESET pin is required in serial interface mode in case of initialization through hardware reset. For parallel interface operation, RESET has to be tied permanently HIGH. Figure 6. Reset Timing Diagram # **DESCRIPTION OF SERIAL REGISTERS** Table 8 gives a summary of all the modes that can be programmed through the serial interface. **Table 8. Serial Interface Register Map** | REGISTER ADDRESS REGISTER DATA | | | | | | | | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------|------|-------------------|---------|---------|---------|-------|-------|-------------------------------------------------------------------------------------| | A7 | A6 | A5 | A4 | ADDI | A2 | A1 | Α0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION | | AI | AU | AJ | A4 | AJ | AZ | AI | AU | וט | | STBY> | | | | | DU | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | NORMAL converter operation (Default after reset) | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STANDBY | | | | | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | | | | ŭ | • | • | ŭ | - | | | | | | <df> -</df> | _ | _ | _ | | | Theodore and regionality and active transfer | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2's complement output format (Default after reset) | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Straight binary output format | | _ | | | | | | | | | < | ODI> - | Outpu | ıt Data | Interfa | ace | | | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | DDR LVDS outputs (D4:D3 defaults to 00 after reset) | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Parallel CMOS outputs | | | | | | I | | 1 | | <f< td=""><td>REF&gt;</td><td>-Interi</td><td>nal/Ext</td><td>ernal r</td><td>eferen</td><td>ce m</td><td>ode</td><td></td></f<> | REF> | -Interi | nal/Ext | ernal r | eferen | ce m | ode | | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Internal reference (Default after reset) | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | External reference – Force voltage on VCM pin | | 1 | <test pattern=""> – Output test pattern on data outputs</test> | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Normal operation (Default after reset) | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | All zeros | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | All ones | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Toggle pattern Alternate 1s and 0s on each data output and across the data outputs. | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Ramp pattern – Output data ramps from 0x0000 to 0x3FFF every clock cycle | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Custom pattern. Write the custom pattern in CUSTOM PATTERN registers A and B. | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | Х | Х | Х | 0 | 0 | 0 | 0 | 0 | NOT USED | | | | | | | | <c< td=""><td>USTC</td><td>M PA</td><td>TTE</td><td>RN&gt; -</td><td>Output</td><td>custo</td><td>m patt</td><td>ern o</td><td>n da</td><td>ta outputs</td></c<> | USTC | M PA | TTE | RN> - | Output | custo | m patt | ern o | n da | ta outputs | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | CUSTOM PATTERN D7-D0 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | D13 | D12 | D11 | D10 | D9 | D8 | CUSTOM PATTERN D13-D8 | | | | <c< td=""><td>LK G</td><td>AIN&gt;</td><td>- Cl</td><td>ock B</td><td>uffer</td><td>gain</td><td>prog</td><td>ramma</td><td>bility,</td><td>Gain d</td><td>ecreas</td><td>es m</td><td>onot</td><td>onically from Gain 4 to Gain 0</td></c<> | LK G | AIN> | - Cl | ock B | uffer | gain | prog | ramma | bility, | Gain d | ecreas | es m | onot | onically from Gain 4 to Gain 0 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | Gain 4 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Gain 3 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Gain 2 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Gain 1 (Default after reset) | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | Gain 0 Minimum gain | | <p0\< td=""><td>WER</td><td>SCAL</td><td>_ING&gt;</td><td>&gt; Pow</td><td>ver so</td><td>aling</td><td>vs s</td><td>ampli</td><td></td><td>equeno<br/>vith no</td><td></td><td></td><td></td><td></td><td>rated</td><td>at reduced power at lower sampling rates</td></p0\<> | WER | SCAL | _ING> | > Pow | ver so | aling | vs s | ampli | | equeno<br>vith no | | | | | rated | at reduced power at lower sampling rates | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Default Fs > 150 MSPS (Default after reset) | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Power Mode 1 – 105 < Fs ≤ 150 MSPS | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Power Mode 2 – 50 < Fs ≤ 105 MSPS | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Power Mode 3 – Fs ≤ 50 MSPS | # **Table 8. Serial Interface Register Map (continued)** | | R | EGIS | TER | ADDI | RESS | | | | | | EGISTE | | | P | , | tinuea) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|-------|--------|--------|------------------|--------------|--------------------|--------|--------|-------------|---------------------------------------------------------------------------------------------------| | <b>A7</b> | A6 | A5 | A4 | А3 | A2 | <b>A1</b> | Α0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION | | <gai< th=""><th>N&gt; G<br/>full-s</th><th>ain p</th><th>rogra<br/>rang</th><th>mmir<br/>e has</th><th>ng - C</th><th>hann<br/>e proj</th><th>el ga</th><th>in car</th><th>n be p</th><th>rogra<br/>ed. For</th><th>mmed<br/>6 dB</th><th>from 0<br/>gain, tl</th><th>to 6 c</th><th>IB for</th><th>SFD<br/>rang</th><th>R/SNR trade-off. For each gain setting, the ge is 1 <math>V_{PP}</math> compared to 2 <math>V_{PP}</math> at 0 dB gain.</th></gai<> | N> G<br>full-s | ain p | rogra<br>rang | mmir<br>e has | ng - C | hann<br>e proj | el ga | in car | n be p | rogra<br>ed. For | mmed<br>6 dB | from 0<br>gain, tl | to 6 c | IB for | SFD<br>rang | R/SNR trade-off. For each gain setting, the ge is 1 $V_{PP}$ compared to 2 $V_{PP}$ at 0 dB gain. | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 dB (Default after reset) | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 2 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 3 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 4 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 5 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 6 dB | | <lvds current=""> – LVDS Output data and clock buffers nominal current programmability</lvds> | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 3.5 mA (Default after reset) | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2.5 mA | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 4.5 mA | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1.75 mA | | <current double=""> – The output data and clock buffer currents are doubled from the value selected by the <lvds current=""> register.</lvds></current> | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | value specified by <lvds current=""> (Default after reset)</lvds> | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 2x data, 2x clock currents | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1x data, 2x clock currents | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 2x data, 4x clock currents | | <da< td=""><td>TA T</td><td>ERM&gt;</td><td>&gt; Inte</td><td>rnal t</td><td>ermir</td><td>nation</td><td>- Op</td><td></td><td></td><td></td><td>the L\</td><td></td><td></td><td></td><td></td><td>de the ADC to improve signal integrity. By</td></da<> | TA T | ERM> | > Inte | rnal t | ermir | nation | - Op | | | | the L\ | | | | | de the ADC to improve signal integrity. By | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No termination (Default after reset) | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 325 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 200 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 125 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 170 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 120 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 100 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 75 Ω | | <c< td=""><td>LK T</td><td>ERM&gt;</td><td>- Inte</td><td>rnal t</td><td>ermir</td><td>nation</td><td>- Op</td><td></td><td></td><td></td><td>the L\</td><td></td><td></td><td></td><td></td><td>the ADC to improve signal integrity. By</td></c<> | LK T | ERM> | - Inte | rnal t | ermir | nation | - Op | | | | the L\ | | | | | the ADC to improve signal integrity. By | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No termination (Default after reset) | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 325 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 200 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 125 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 170 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 120 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 100 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 75 Ω | | | | | _ | <cli< td=""><td>KOUT</td><td>POS</td><td>N CN</td><td>10S&gt;</td><td>– Ou</td><td>tput cl</td><td>ock ris</td><td>ing ed</td><td>ge pro</td><td>gran</td><td>nmab</td><td>ility in CMOS mode <sup>(1)</sup></td></cli<> | KOUT | POS | N CN | 10S> | – Ou | tput cl | ock ris | ing ed | ge pro | gran | nmab | ility in CMOS mode <sup>(1)</sup> | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Default position | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | CLKOUT rising edge later by (1/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | CLKOUT rising edge later by (3/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | CLKOUT rising edge later by (2/12)Ts | <sup>(1)</sup> Ts = 1/Sampling Frequency # Table 8. Serial Interface Register Map (continued) | | R | EGIS | TER | ADDF | RESS | ; | | | | RI | EGISTE | R DA | ТА | | | DEGODIDATION | |----|------------------------------------------------------------------------------------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------|---------|---------|---------|-------|------|--------------------------------------------------| | Α7 | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION | | | <clkout cmos="" posn=""> - Output clock falling edge programmability in CMOS mode (2)</clkout> | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Default position | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | CLKOUT falling edge later by (1/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | CLKOUT falling edge later by (3/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | CLKOUT falling edge later by (2/12)Ts | | | <clkout lvds="" posn=""> – Output clock rising edge programmability in LVDS mode (2)</clkout> | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Default position | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | CLKOUT rising edge earlier by (1/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | CLKOUT rising edge aligned with data transition | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | CLKOUT rising edge aligned with data transition | | | | | | <cl< td=""><td>KOUT</td><td>r POS</td><td>SN LV</td><td>/DS&gt;</td><td>– Out</td><td>put cl</td><td>ock fal</td><td>ling ec</td><td>lge pro</td><td>ogran</td><td>nmab</td><td>ility in LVDS mode <sup>(2)</sup></td></cl<> | KOUT | r POS | SN LV | /DS> | – Out | put cl | ock fal | ling ec | lge pro | ogran | nmab | ility in LVDS mode <sup>(2)</sup> | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Default position | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | CLKOUT falling edge earlier by (1/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | CLKOUT falling edge aligned with data transition | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | CLKOUT falling edge aligned with data transition | | | | | | | | | <lo< td=""><td>W SP</td><td>EED:</td><td>- For</td><td>low s</td><td>amplin</td><td>g freq</td><td>uency</td><td>ope</td><td>ration</td></lo<> | W SP | EED: | - For | low s | amplin | g freq | uency | ope | ration | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DEFAULT SPEED mode - for 50 < Fs ≤ 210 MSPS | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | LOW SPEED mode - for 1 < Fs ≤ 50 MSPS | <sup>(2)</sup> Ts = 1/Sampling Frequency # PIN CONFIGURATION (LVDS MODE) ## RGZ PACKAGE (TOP VIEW) Figure 7. LVDS Mode Pinout # PIN ASSIGNMENTS - LVDS Mode | PIN NAME | DESCRIPTION | PIN<br>TYPE | PIN<br>NUMBER | NUMBER<br>OF PINS | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------|-------------------| | AVDD | Analog power supply | 1 | 8, 18, 20,<br>22, 24, 26 | 6 | | AGND | Analog ground | 1 | 9, 12, 14,<br>17, 19, 25 | 6 | | CLKP, CLKM | Differential clock input | I | 10, 11 | 2 | | INP, INM | Differential analog input | I | 15, 16 | 2 | | VCM | Internal reference mode – Common-mode voltage output. External reference mode – Reference input. The voltage forced on this pin sets the internal references. | I/O | 13 | 1 | | IREF | Current-set resistor, 56.2-kΩ resistor to ground. | I | 21 | 1 | | RESET | Serial interface RESET input. When using the serial interface mode, the user MUST initialize internal registers through hardware RESET by applying a high-going pulse on this pin, or by using the software reset option. See the SERIAL INTERFACE section. In parallel interface mode, the user has to tie the RESET pin permanently HIGH. (SDATA and SEN are used as parallel pin controls in this mode) The pin has an internal $100\text{-}k\Omega$ pull-down resistor. | I | 30 | 1 | # PIN CONFIGURATION (LVDS MODE) (continued) PIN ASSIGNMENTS – LVDS Mode (continued) | PIN NAME | DESCRIPTION | PIN<br>TYPE | PIN<br>NUMBER | NUMBER<br>OF PINS | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|-------------------| | SCLK | This pin functions as serial interface clock input when RESET is low. It functions as LOW SPEED control pin when RESET is tied high. Tie SCLK to LOW for Fs > 50 MSPS and SCLK to HIGH for Fs $\leq$ 50 MSPS. See Table 3. The pin has an internal $100\text{-}k\Omega$ pull-down resistor. | I | 29 | 1 | | | This pin functions as serial interface data input when RESET is low. It functions as STANDBY control pin when RESET is tied high. | | | | | SDATA | See Table 4 for detailed information. | I | 28 | 1 | | | The pin has an internal 100 k $\Omega$ pull-down resistor. | | | | | SEN | This pin functions as serial interface enable input when RESET is low. It functions as CLKOUT edge programmability when RESET is tied high. See Table 5 for detailed information. The pin has an internal $100\text{-}k\Omega$ pull-up resistor to DRVDD. | I | 27 | 1 | | OE | Output buffer enable input, active high. The pin has an internal 100-k $\Omega$ pull-up resistor to DRVDD. | I | 7 | 1 | | DFS | Data Format Select input. This pin sets the DATA FORMAT (Twos complement or Offset binary) and the LVDS/CMOS output mode type. See Table 6 for detailed information. | I | 6 | 1 | | MODE | Mode select input. This pin selects the Internal or External reference mode. See Table 7 for detailed information. | I | 23 | 1 | | CLKOUTP | Differential output clock, true | 0 | 5 | 1 | | CLKOUTM | Differential output clock, complement | 0 | 4 | 1 | | D0_D1_P | Differential output data D0 and D1 multiplexed, true | 0 | 34 | 1 | | D0_D1_M | Differential output data D0 and D1 multiplexed, complement. | 0 | 33 | 1 | | D2_D3_P | Differential output data D2 and D3 multiplexed, true | 0 | 38 | 1 | | D2_D3_M | Differential output data D2 and D3 multiplexed, complement | 0 | 37 | 1 | | D4_D5_P | Differential output data D4 and D5 multiplexed, true | 0 | 40 | 1 | | D4_D5_M | Differential output data D4 and D5 multiplexed, complement | 0 | 39 | 1 | | D6_D7_P | Differential output data D6 and D7 multiplexed, true | 0 | 42 | 1 | | D6_D7_M | Differential output data D6 and D7 multiplexed, complement | 0 | 41 | 1 | | D8_D9_P | Differential output data D8 and D9 multiplexed, true | 0 | 44 | 1 | | D8_D9_M | Differential output data D8 and D9 multiplexed, complement | 0 | 43 | 1 | | D10_D11_P | Differential output data D10 and D11 multiplexed, true | 0 | 46 | 1 | | D10_D11_M | Differential output data D10 and D11 multiplexed, complement | 0 | 45 | 1 | | D12_D13_P | Differential output data D12 and D13 multiplexed, true | 0 | 48 | 1 | | D12_D13_M | Differential output data D12 and D13 multiplexed, complement | 0 | 47 | 1 | | OVR | Out-of-range indicator, CMOS level signal | 0 | 3 | 1 | | DRVDD | Digital and output buffer supply | I | 2, 35 | 2 | | DRGND | Digital and output buffer ground | I | 1, 36 | 2 | | NC | Do not connect | | 31, 32 | 2 | # **PIN CONFIGURATION (CMOS MODE)** ## RGZ PACKAGE (TOP VIEW) Figure 8. CMOS Mode Pinout ## **PIN ASSIGNMENTS - CMOS Mode** | PIN NAME | DESCRIPTION | PIN<br>TYPE | PIN<br>NUMBER | NUMBER<br>OF PINS | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------|-------------------| | AVDD | Analog power supply | I | 8, 18, 20,<br>22, 24, 26 | 6 | | AGND | Analog ground | I | 9, 12, 14, 17,<br>19, 25 | 6 | | CLKP, CLKM | Differential clock input | I | 10, 11 | 2 | | INP, INM | Differential analog input | I | 15, 16 | 2 | | VCM | Internal reference mode – Common-mode voltage output. External reference mode – Reference input. The voltage forced on this pin sets the internal references. | I/O | 13 | 1 | | IREF | Current-set resistor, 56.2-k $\Omega$ resistor to ground. | I | 21 | 1 | | RESET | Serial interface RESET input. When using the serial interface mode, the user MUST initialize internal registers through hardware RESET by applying a high-going pulse on this pin, or by using the software reset option. See the <i>SERIAL INTERFACE</i> section. In parallel interface mode, the user has to tie RESET pin permanently HIGH. (SDATA and SEN are used as parallel pin controls in this mode). The pin has an internal $100\text{-}k\Omega$ pull-down resistor. | I | 30 | 1 | | SCLK | This pin functions as serial interface clock input when RESET is low. It functions as LOW SPEED control pin when RESET is tied high. Tie SCLK to LOW for Fs > 50 MSPS and SCLK to HIGH for Fs $\leq$ 50 MSPS. See Table 3. The pin has an internal 100-k $\Omega$ pull-down resistor. | I | 29 | 1 | # PIN CONFIGURATION (CMOS MODE) (continued) PIN ASSIGNMENTS – CMOS Mode (continued) | PIN NAME | DESCRIPTION | PIN<br>TYPE | PIN<br>NUMBER | NUMBER<br>OF PINS | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|-------------------| | SDATA | This pin functions as serial interface data input when RESET is low. It functions as STANDBY control pin when RESET is tied high. | ı | 28 | 1 | | 02// | See Table 4 for detailed information. | - | | | | | The pin has an internal 100 kΩ pull-down resistor. | | | | | SEN | This pin functions as serial interface enable input when RESET is low. It functions as CLKOUT edge programmability when RESET is tied high. See Table 5 for detailed information. | I | 27 | 1 | | | The pin has an internal 100-k $\Omega$ pull-up resistor to DRVDD. | | | | | OE | Output buffer enable input, active high. The pin has an internal 100-k $\Omega$ pull-up resistor to DRVDD. | I | 7 | 1 | | DFS | Data Format Select input. This pin sets the DATA FORMAT (Twos complement or Offset binary) and the LVDS/CMOS output mode type. See Table 6 for detailed information. | I | 6 | 1 | | MODE | Mode select input. This pin selects the internal or external reference mode. See Table 7 for detailed information. | ı | 23 | 1 | | CLKOUT | CMOS output clock | 0 | 5 | 1 | | D0 | CMOS output data D0 | 0 | 33 | 1 | | D0 | CMOS output data D1 | 0 | 34 | 1 | | D2 | CMOS output data D2 | 0 | 37 | 1 | | D2 | CMOS output data D3 | 0 | 38 | 1 | | D4 | CMOS output data D4 | 0 | 39 | 1 | | D4 | CMOS output data D5 | 0 | 40 | 1 | | D6 | CMOS output data D6 | 0 | 41 | 1 | | D7 | CMOS output data D7 | 0 | 42 | 1 | | D8 | CMOS output data D8 | 0 | 43 | 1 | | D9 | CMOS output data D9 | 0 | 44 | 1 | | D10 | CMOS output data D10 | 0 | 45 | 1 | | D11 | CMOS output data D11 | 0 | 46 | 1 | | D12 | CMOS output data D12 | 0 | 47 | 1 | | D13 | CMOS output data D13 | 0 | 48 | 1 | | OVR | Out-of-range indicator, CMOS level signal | 0 | 3 | 1 | | DRVDD | Digital and output buffer supply | I | 2, 35 | 2 | | DRGND | Digital and output buffer ground | I | 1, 36 | 2 | | UNUSED | Unused pin in CMOS mode | | 4 | 1 | | NC | Do not connect | | 31, 32 | 2 | ## TYPICAL CHARACTERISTICS All plots are at 25°C, AVDD = DRVDD = 3.3 V, sampling frequency = 210 MSPS, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, DDR LVDS data output (unless otherwise noted) f – Frequency – MHz Figure 11. FFT for 300 MHz INPUT SIGNAL Figure 12. Figure 14. All plots are at 25°C, AVDD = DRVDD = 3.3 V, sampling frequency = 210 MSPS, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, DDR LVDS data output (unless otherwise noted) ## INTERMODULATION DISTORTION (IMD) vs FREQUENCY INTERMODULATION DISTORTION (IMD) vs FREQUENCY Figure 17. SNR - dBFS Figure 18. **SNR vs INPUT FREQUENCY** Figure 19. $f_{IN}$ – Input Frequency – MHz Figure 20. All plots are at 25°C, AVDD = DRVDD = 3.3 V, sampling frequency = 210 MSPS, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, DDR LVDS data output (unless otherwise noted) All plots are at 25°C, AVDD = DRVDD = 3.3 V, sampling frequency = 210 MSPS, sine wave input clock, $1.5 \text{ V}_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, DDR LVDS data output (unless otherwise noted) Figure 28. Input Amplitude - dBFS Figure 29. Figure 30. Figure 31. 26 All plots are at 25°C, AVDD = DRVDD = 3.3 V, sampling frequency = 210 MSPS, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, DDR LVDS data output (unless otherwise noted) Figure 33. Figure 34. All plots are at 25°C, AVDD = DRVDD = 3.3 V, sampling frequency = 210 MSPS, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, DDR LVDS data output (unless otherwise noted) Figure 35. SNR Contour in dBFS Figure 36. SFDR Contour in dBc #### APPLICATION INFORMATION #### THEORY OF OPERATION ADS5547 is a low power 14-bit 210 MSPS pipeline ADC in a CMOS process. ADS5547 is based on switched capacitor technology and runs off a single 3.3-V supply. The conversion process is initiated by a rising edge of the external input clock. Once the signal is captured by the input sample and hold, the input sample is sequentially converted by a series of lower resolution stages, with the outputs combined in a digital correction logic block. At every clock edge, the sample propagates through the pipeline resulting in a data latency of 14 clock cycles. The output is available as 14-bit data, in DDR LVDS or CMOS and coded in either straight offset binary or binary 2's complement format. ## **ANALOG INPUT** The analog input consists of a switched-capacitor based differential sample and hold architecture, shown in Figure 37. This differential topology results in good ac-performance even for high input frequencies at high sampling rates. The INP and INM pins have to be externally biased around a common-mode voltage of 1.5 V available on VCM pin 13. For a full-scale differential input, each input pin INP, INM has to swing symmetrically between VCM + 0.5 V and VCM -0.5 V, resulting in a $2\text{-V}_{PP}$ differential input swing. The maximum swing is determined by the internal reference voltages REFP (2.5 V nominal) and REFM (0.5 V, nominal). Figure 37. Input Stage The input sampling circuit has a high 3-dB bandwidth that extends up to 800 MHz (measured from the input pins to the voltage across the sampling capacitors) #### **Drive Circuit Requirements** The input sampling circuit of the ADS5547 has a high 3-dB analog bandwidth of 800 MHz making it possible to sample input signals up to very high frequencies. To get best performance, it is recommended to have an external R-C-R filter across the input pins (Figure 38). This helps to filter the glitches due to the switching of the sampling capacitors. The R-C-R filter has to be designed to provide adequate filtering (for good performance) and at the same time ensure sufficient bandwidth over the desired frequency range. In addition, it is recommended to have a 15- $\Omega$ series resistor on each input line to damp out ringing caused by the package parasitics. At higher input frequencies (> 100 MHz), a lower series resistance around 5 $\Omega$ to 10 $\Omega$ should be used. It is also necessary to present low impedance (< 50 $\Omega$ ) for the common-mode switching currents. For example, this could be achieved by using two resistors from each input terminated to the common-mode voltage (Vcm). Using 10- $\Omega$ series resistance and 25 $\Omega$ -3.3 pF-25 $\Omega$ as the R-C-R filter, high effective bandwidth (700 MHz) can be achieved, as shown in Figure 39. In addition to the above ADC requirements, the drive circuit may have to be designed to provide a low insertion loss over the desired frequency range and matched impedance to the source. For this, the ADC input impedance has to be taken into account (Figure 40). ## **Example Drive Circuits** A suitable configuration using RF transformers and including the R-C-R filter is shown in Figure 38. Note the $15-\Omega$ series resistors and the low common-mode impedance (using $33-\Omega$ resistors terminated to VCM). A. Use lower series resistance ( $\approx$ 5 $\Omega$ to 10 $\Omega$ ) at high input frequencies (> 100 MHz) Figure 38. Example Drive Circuit With RF Transformers Figure 39. Analog Input Bandwidth, TFADC (Actual Silicon Data) Figure 40. Input Impedance, Z<sub>I</sub> #### **Using RF transformers** For optimum performance, the analog inputs have to be driven differentially. This improves the common-mode noise immunity and even order harmonic rejection. The single-ended signal is fed to the primary winding of the RF transformer. The transformer is terminated on the secondary side. Putting the termination on the secondary side helps to shield the kickbacks caused by the sampling circuit from the RF transformer's leakage inductances. The termination is accomplished by two resistors connected in series, with the center point connected to the 1.5 V common-mode (VCM pin 13). At higher input frequencies, the mismatch in the transformer parasitic capacitance (between the windings) results in degraded even-order harmonic performance. Connecting two identical RF transformers back to back helps minimize this mismatch and good performance is obtained for high frequency input signals. An additional termination resistor pair (Figure 38) may be required between the two transformers to improve the balance between the P and M sides. The center point of this termination must be connected to ground. (Note that the drive circuit has to be tuned to account for this additional termination, to get the desired S11 and impedance match). #### **Input Common-Mode** To ensure a low-noise common-mode reference, the VCM pin is filtered with a $0.1-\mu F$ low-inductance capacitor connected to ground. The VCM pin is designed to directly drive the ADC inputs. The input stage of the ADC sinks a common-mode current in the order of 342 $\mu A$ (at 210 MSPS). Equation 1 describes the dependency of the common-mode current and the sampling frequency. $$\frac{(342 \,\mu\text{A}) \,\,\text{x Fs}}{210 \,\text{MSPS}} \tag{1}$$ This equation helps to design the output capability and impedance of the CM driving circuit accordingly. #### Reference ADS5547 has built-in internal references REFP and REFM, requiring no external components. Design schemes are used to linearize the converter load seen by the references; this and the integration of the requisite reference capacitors on-chip eliminates the need for external decoupling. The full-scale input range of the converter can be controlled in the external reference mode as explained below. The internal or external reference modes can be selected by controlling the MODE pin 23 (see Table 7 for details) or by programming the serial interface register bit **<REF>**. Figure 41. Reference Section #### Internal Reference When the device is in internal reference mode, the REFP and REFM voltages are generated internally. Common-mode voltage (1.5 V nominal) is output on VCM pin, which can be used to externally bias the analog input pins. #### **External Reference** When the device is in external reference mode, the VCM acts as a reference input pin. The voltage forced on the VCM pin is buffered and gained by 1.33 internally, generating the REFP and REFM voltages. The differential input voltage corresponding to full-scale is given by Equation 2. Full-scale differential input pp = (Voltage forced on VCM) $\times$ 1.33 (2) In this mode, the 1.5 V common-mode voltage to bias the input pins has to be generated externally. There is no change in performance compared to internal reference mode. ## **Low Sampling Frequency Operation** For best performance at high sampling frequencies, ADS5547 uses a clock generator circuit to derive internal timing for the ADC. The clock generator operates from 210 MSPS down to 50 MSPS in the DEFAULT SPEED mode. The ADC enters this mode after applying reset (with serial interface configuration) or by tying SCLK pin to **low** (with parallel configuration). For low sampling frequencies (below 50 MSPS), the ADC must be put in the LOW SPEED mode. This mode can be entered by: - setting the register bit <LOW SPEED> through the serial interface, OR - tying the SCLK pin to **high** (see Table 3) using the parallel configuration. ## **Clock Input** ADS5547 clock inputs can be driven differentially (SINE, LVPECL or LVDS) or single-ended (LVCMOS), with little or no difference in performance between configurations. The common-mode voltage of the clock inputs is set to VCM using internal 5-k $\Omega$ resistors as shown in Figure 42. This allows the use of transformer-coupled drive circuits for sine wave clock, or ac-coupling for LVPECL, LVDS clock sources (Figure 43 and Figure 44) Figure 42. Internal Clock Buffer For best performance, it is recommended to drive the clock inputs differentially, reducing susceptibility to common-mode noise. In this case, it is best to connect both clock inputs to the differential input clock signal with 0.1- $\mu$ F capacitors, as shown in Figure 43. Figure 43. Differential Clock Driving Circuit A single-ended CMOS clock can be ac-coupled to the CLKP input, with CLKM (pin 11) connected to ground with a 0.1-μF capacitor, as shown in Figure 44. Figure 44. Single-Ended Clock Driving Circuit For best performance, the clock inputs have to be driven differentially, reducing susceptibility to common-mode noise. For high input frequency sampling, the use a clock source with very low jitter is recommended. Bandpass filtering of the clock source can help reduce the effect of jitter. There is no change in performance with a non-50% duty cycle clock input. Figure 31 shows the performance variation of the ADC versus clock duty cycle #### **Clock Buffer Gain** When using a sinusoidal clock input, the noise contributed by clock jitter improves as the clock amplitude is increased. Therefore, using a large amplitude clock is recommended. In addition, the clock buffer has a programmable gain option to amplify the input clock. The clock buffer gain can be set by programming the register bits **<CLK GAIN>**. The clock buffer gain decreases monotonically from Gain 4 to Gain 0 settings. #### **Table 9. Clock Buffer Gain Programming** | | REGISTER ADDRESS | | | | | | | | | RI | EGISTE | DESCRIPTION | | | | | |----|--------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|----|----|--------|------------------|----|----|----|---------------------| | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | <clk gain=""> - Clock buffer gain programmability, Gain decreases monotonically from</clk> | | | | | | | | | | | Gain 4 to Gain 0 | | | | | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | Gain 4 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Gain 3 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Gain 2 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Gain 1 Default gain | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | Gain 0 Minimum gain | #### **Programmable Gain** ADS5547 has programmable gain from 0 dB to 6 dB in steps of 1 dB. The corresponding full-scale input range varies from 2 $V_{PP}$ down to 1 $V_{PP}$ , with 0 dB being the default gain. At high IF, this is especially useful as the SFDR improvement is significant with marginal degradation in SNR. The gain can be programmed using the serial interface (bits D3-D0 in register 0x68). **Table 10. Programmable Gain** | REGISTER ADDRESS | | | | | | | | | | RI | EGISTI | DESCRIPTION | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|----|----|--------|-------------------------------------------|----|----|----|--------------------------| | A7 | A6 | A5 | A4 | А3 | A2 | A1 | Α0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | <gain> Gain programming - Channel gain can be programmed from 0 to 6 dB for SFDR/SNR trade-<br/>input full-scale range has to be proportionally scaled. For 6 dB gain, the full-scale range is 1 <math>V_{\rm PP}</math> co</gain> | | | | | | | | | | | mpared to 2 V <sub>PP</sub> at 0 dB gain. | | | | | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 dB Default after reset | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 2 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 3 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 4 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 5 dB | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 6 dB | #### **Power Down** ADS5547 has three power-down modes – global STANDBY, output buffer disabled, and input clock stopped. #### **Global STANDBY** This mode can be initiated by controlling SDATA (pin 28) or by setting the register bit **<STBY>** through the serial interface. In this mode, the A/D converter, reference block and the output buffers are powered down and the total power dissipation reduces to about 100 mW. The output buffers are in high impedance state. The wake-up time from the global power down to data becoming valid normal mode is maximum 100 $\mu$ s. #### **Output Buffer Disable** The output buffers can be disabled using OE pin 7 in both the LVDS and CMOS modes, reducing the total power by about 100 mW. With the buffers disabled, the outputs are in high impedance state. The wake-up time from this mode to data becoming valid in normal mode is maximum 1 $\mu$ s in LVDS mode and 50 ns in CMOS mode. ## Input Clock Stop The converter enters this mode when the input clock frequency falls below 1 MSPS. The power dissipation is about 100 mW and the wake-up time from this mode to data becoming valid in normal mode is maximum $100 \, \mu s$ . ## **Power Scaling Modes** ADS5547 has a power scaling mode in which the device can be operated at reduced power levels at lower sampling frequencies with no difference in performance. (See Figure 27)<sup>(1)</sup> There are four power scaling modes for different sampling clock frequency ranges, using the serial interface register bits **POWER SCALING>**. Only the AVDD power is scaled, leaving the DRVDD power unchanged. Table 11. Power Scaling vs Sampling Speed | Sampling Frequency<br>MSPS | Power Scaling Mode | Analog Power<br>(Typical) | Analog Power in Default Mode | | | | | |----------------------------|--------------------|---------------------------|------------------------------|--|--|--|--| | > 150 | Default | 1010 mW at 210 MSPS | 1010 mW at 210 MSPS | | | | | | 105 to 150 | Power Mode 1 | 841 mW at 150 MSPS | 917 mW at 150 MSPS | | | | | | 50 to 105 | Power Mode 2 | 670 mW at 105 MSPS | 830 mW at 105 MSPS | | | | | | < 50 | Power Mode 3 | 525 mW at 50 MSPS | 760 mW at 50 MSPS | | | | | (1) The performance in the power scaling modes is from characterization and not tested in production. | | REGISTER ADDRESS | | | | | | | | | RE | EGISTE | DECORUPTION | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|------------|----|----|----|----|--------|-------------|----|----|----|-------------------------------------------| | A7 | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | Α0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION | | <po< th=""><th colspan="12"><power scaling=""> Power scaling vs sampling frequency. The ADC can be operated at reduced power at lower sampling rates with no loss in performance.</power></th></po<> | <power scaling=""> Power scaling vs sampling frequency. The ADC can be operated at reduced power at lower sampling rates with no loss in performance.</power> | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Default Fs > 150 MSPS Default after reset | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Power Mode1 105 < Fs ≤ 150 MSPS | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Power Mode2 50 < Fs ≤ 105<br>MSPS | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Power Mode3 Fs ≤ 50 MSPS | ## **Power Supply Sequence** During power-up, the AVDD and DRVDD supplies can come up in any sequence. The two supplies are separated inside the device. Externally, they can be driven from separate supplies or from a single supply. ## **Digital Output Information** ADS5547 provides 14-bit data, an output clock synchronized with the data and an out-of-range indicator that goes high when the output reaches the full-scale limits. In addition, output enable control (OE pin 7) is provided to power down the output buffers and put the outputs in high-impedance state. #### **Output Interface** Two output interface options are available – Double Data Rate (DDR) LVDS and parallel CMOS. They can be selected using the DFS (see Table 6) or the serial interface register bit **<ODI>**. ## **DDR LVDS Outputs** In this mode, the 14 data bits and the output clock are available as LVDS (Low Voltage Differential Signal) levels. Two successive data bits are multiplexed and output on each LVDS differential pair as shown in Figure 45. So, there are 7 LVDS output pairs for the 14 data bits and 1 LVDS output pair for the output clock. Figure 45. DDR LVDS Outputs Even data bits D0, D2, D4, D6, D8, D10, and D12 are output at the falling edge of CLKOUTP and the odd data bits D1, D3, D5, D7, D9, D11, and D13 are output at the rising edge of CLKOUTP. Both the rising and falling edges of CLKOUTP have to be used to capture all the 14 data bits (see Figure 46). Figure 46. DDR LVDS Interface ## **LVDS Buffer Current Programmability** The default LVDS buffer output current is 3.5 mA. When terminated by 100 $\Omega$ , this results in a 350-mV single-ended voltage swing (700-mV<sub>PP</sub> differential swing). The LVDS buffer currents can also be programmed to 2.5 mA, 4.5 mA, and 1.75 mA using the serial interface. In addition, there exists a current double mode, where this current is doubled for the data and output clock buffers. 1x data, 2x clock currents 2x data, 4x clock currents | | | | | | | ıabıe | 12. L | .עט | Butte | er Cu | rrents | s Prog | gram | ming | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|--------|-------|---------|---------|--------|--------|-------|-------|--------|-------------|--------|---------|-------|---------------------------------------------------------------------------------------|--|--| | | | REG | ISTER | ADDF | RESS | | | | | RI | EGISTE | DESCRIPTION | | | | | | | | Α7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | <lvds current=""> – Output data and clock buffers current programmability</lvds> | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 3.5 mA Default after reset | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2.5 mA | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 4.5 mA | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1.75 mA | | | | <cur< td=""><td>RRENT</td><td>DOUB</td><td>3LE&gt; -</td><td>The o</td><td>utput o</td><td>lata ar</td><td>d cloc</td><td>k buff</td><td></td><td></td><td></td><td>bled fr</td><td>om the</td><td>e value</td><td>selec</td><td>ted by the <lvds current=""></lvds></td></cur<> | RRENT | DOUB | 3LE> - | The o | utput o | lata ar | d cloc | k buff | | | | bled fr | om the | e value | selec | ted by the <lvds current=""></lvds> | | | | | register. | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Value specified by <b><lvds< b=""> <b>CURRENT&gt;</b> Default after reset</lvds<></b> | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 2x data, 2x clock currents | | | **Table 12. LVDS Buffer Currents Programming** ## **LVDS Buffer Internal Termination** An internal termination option is available (using the serial interface), by which the LVDS buffers are differentially terminated inside the device. The termination resistances available are -325, 200, and 170 $\Omega$ (nominal with $\pm 20\%$ variation). Any combination of these three terminations can be programmed; the effective termination is the parallel combination of the selected resistances. This results in eight effective terminations from open (no termination) to 75 $\Omega$ . The internal termination helps to absorb any reflections coming from the receiver end, improving the signal integrity. With $100-\Omega$ internal and $100-\Omega$ external termination, the voltage swing at the receiver end is halved (compared to no internal termination). The voltage swing can be restored by using the LVDS current double mode (see Table 12). Figure 47 shows the eye diagram of one of the LVDS data outputs with a 10-pF load capacitance (from each pin to ground) and $100-\Omega$ internal termination enabled. Figure 47. Eye Diagram of LVDS Data Output With Internal Termination Table 13. Programming Internal Termination for LVDS Data and Clock | | | REG | ISTER | ADDF | RESS | | | | | RI | EGISTE | ER DA | ГА | | | DESCRIPTION | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|--------|--------|---------|----|----|--------------------|----|--------|-------|----|-------|------------------------------------|------------------------------------| | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | <da< th=""><th colspan="13"><data term=""> Internal termination - Option to terminate the LVDS DATA buffers inside the ADC to improve signal integrity. By default, internal termination is disabled.</data></th></da<> | <data term=""> Internal termination - Option to terminate the LVDS DATA buffers inside the ADC to improve signal integrity. By default, internal termination is disabled.</data> | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No termination Default after reset | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 325 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 200 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 125 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 170 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 120 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 100 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 75 Ω | | <c< td=""><td>LK TE</td><td>RM&gt; Ir</td><td>nternal</td><td>termir</td><td>nation</td><td>– Optio</td><td></td><td></td><td>ite the<br/>ernal t</td><td></td><td></td><td></td><td></td><td>the A</td><td>DC to</td><td>improve signal integrity. By</td></c<> | LK TE | RM> Ir | nternal | termir | nation | – Optio | | | ite the<br>ernal t | | | | | the A | DC to | improve signal integrity. By | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No termination Default after reset | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 325 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 200 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 125 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 170 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 120 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 100 Ω | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 75 Ω | ## **Parallel CMOS** In this mode, the 14 data outputs and the output clock are available as 3.3-V CMOS voltage levels. Each data bit and the output clock is available on a separate pin in parallel. By default, the data outputs are valid during the rising edge of the output clock. The output clock is CLKOUT (pin 5). ## **Output Clock Position Programmability** In both the LVDS and CMOS modes, the output clock can be moved around its default position. This can be done using SEN pin 27 (as described in Table 5) or using the serial interface register bits **<CLKOUT POSN>**. Using this allows to trade-off the setup and hold times leading to reliable data capture. There also exists an option to align the output clock edge with the data transition. Note that programming the output clock position also affects the clock propagation delay times. **Table 14. CLKOUT Position Programing** | REGISTER ADDRESS | | | | | | | | | | RI | EGISTE | R DA | ГА | | | DESCRIPTION | |------------------|-------------------------------------------------------------------------------------------|----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------|------|------|--------|---------|----------|--------|-------|------|---------------------------------------------| | A7 | A6 | A5 | <b>A</b> 4 | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | <clkout cmos="" posn=""> - Output clock rising edge programmability in CMOS mode</clkout> | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Default position | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Output clock rising edge later by (1/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Output clock rising edge later by (3/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Output clock rising edge later by (2/12)Ts | | | | | | <cl< td=""><td>KOU</td><td>r POS</td><td>SN CN</td><td>IOS&gt;</td><td>– Ou</td><td>tput o</td><td>lock fa</td><td>alling e</td><td>edge p</td><td>progr</td><td>amma</td><td>ability in CMOS mode</td></cl<> | KOU | r POS | SN CN | IOS> | – Ou | tput o | lock fa | alling e | edge p | progr | amma | ability in CMOS mode | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Default position | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | Output clock falling edge later by (1/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Output clock falling edge later by (3/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | Output clock falling edge later by (2/12)Ts | | | | | | | | | | • | | • | | | - 9 | | 9 (* ' | , | |------------------|-------------------------------------------------------------------------------------------|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|---------------|------|--------|----------|----------|------|-------|--------|--------------------------------------------------------| | REGISTER ADDRESS | | | | | | | | REGISTER DATA | | | | | | | | DESCRIPTION | | Α7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | <clkout lvds="" posn=""> - Output clock rising edge programmability in LVDS mode</clkout> | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Default position | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Output clock rising edge earlier by (1/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Output clock rising edge aligned with data transition | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Output clock rising edge aligned with data transition | | | | | | <ci< td=""><td>LKOU</td><td>Т РО</td><td>SN L</td><td>VDS&gt;</td><td>– Ou</td><td>tput o</td><td>clock fa</td><td>alling e</td><td>edge</td><td>progr</td><td>amma</td><td>ability in LVDS mode</td></ci<> | LKOU | Т РО | SN L | VDS> | – Ou | tput o | clock fa | alling e | edge | progr | amma | ability in LVDS mode | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Default position | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | Output clock falling edge earlier by (1/12)Ts | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Output clock falling edge aligned with data transition | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | Output clock falling edge aligned with data | **Table 14. CLKOUT Position Programing (continued)** #### **Output Data Format** Two output data formats are supported – 2's complement and offset binary. They can be selected using the DFS (pin 6) or the serial interface register bit **<DFS>**. transition #### **Out-of-range Indicator (OVR)** When the input voltage exceeds the full-scale range of the ADC, OVR (pin 3) goes high, and the output code is clamped to the appropriate full-scale level for the duration of the overload. For a positive overdrive, the output code is 0x3FFF in offset binary output format, and 0x1FFF in 2's complement output format. For a negative input overdrive, the output code is 0x0000 in offset binary output format and 0x2000 in 2's complement output format. Figure 48 shows the behavior of OVR during the overload. Note that OVR and the output code react to the overload after a latency of 14 clock cycles. Figure 48. OVR During Input Overvoltage #### **Output Timing** For the best performance at high sampling frequencies, ADS5547 uses a clock generator circuit to derive internal timing for ADC. This results in optimal setup and hold times of the output data and 50% output clock duty cycle for sampling frequencies from 80 MSPS to 210 MSPS. See Table 15 for timing information above 80 MSPS. Table 15. Timing Characteristics (80 MSPS to 210 MSPS) (1) | E- MODO | t <sub>su</sub> DA | TA SETUP TI | ME, ns | t <sub>h</sub> D | ATA HOLD TIM | E, ns | t <sub>PDI</sub> CLOCK PROPAGATION DELAY, ns | | | | | |--------------|--------------------|-------------|--------|------------------|--------------|-------|----------------------------------------------|-----|------|--|--| | Fs, MSPS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | DDR LVDS | | 1 | | | | | | ' | | | | | 190 | 1.2 | 1.7 | | 0.4 | 0.9 | | 4.0 | 4.7 | 5.4 | | | | 170 | 1.3 | 1.8 | | 0.5 | 1.0 | | 3.9 | 4.6 | 5.3 | | | | 150 | 1.6 | 2.1 | | 0.6 | 1.1 | | 4.3 | 5.0 | 5.7 | | | | 130 | 2.0 | 2.5 | | 0.8 | 1.3 | | 4.5 | 5.2 | 5.9 | | | | 80 | 3.6 | 4.1 | | 1.6 | 2.1 | | 4.7 | 5.7 | 6.7 | | | | PARALLEL CMO | s | | | | | | | | | | | | 190 | 2.2 | 3.0 | | 0.5 | 0.9 | | 2.4 | 3.2 | 4.0 | | | | 170 | 2.5 | 3.3 | | 0.8 | 1.2 | | 1.9 | 2.7 | 3.5 | | | | 150 | 2.8 | 3.6 | | 1.2 | 1.6 | | 1.7 | 2.5 | 3.3 | | | | 130 | 3.3 | 4.1 | | 1.7 | 2.1 | | 1.1 | 1.9 | 2.7 | | | | 80 | 6.0 | 7.0 | | 3.7 | 4.1 | | 10.8 | 12 | 13.2 | | | <sup>(1)</sup> Timing parameters are specified by design and characterization and not tested in production. Below 80 MSPS, the setup and hold times do not scale with the sampling frequency. The output clock duty cycle also progressively moves away from 50% as the sampling frequency is reduced from 80 MSPS. See Table 16 for timings at sampling frequencies below 80 MSPS. Figure 49 shows the clock duty cycle across sampling frequencies in the DDR LVDS and CMOS modes. Table 16. Timing Characteristics (1 MSPS to 80 MSPS) (1) | Fs, MSPS | t <sub>su</sub> DA | ATA SETUP TIM | /IE, ns | t <sub>h</sub> DA | TA HOLD TIM | E, ns | t <sub>PDI</sub> CLOCK PROPAGATION DELAY, ns | | | | |-------------|--------------------|---------------|---------|-------------------|-------------|-------|----------------------------------------------|-----|-----|--| | rs, Wisrs | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | DDR LVDS | | | | | | | | | | | | 1 to 80 | 3.6 | | | 1.6 | | | | 5.7 | | | | PARALLEL CM | os | | | | | | | | | | | 1 to 80 | 6 | | | 3.7 | | | | 12 | | | (1) Timing parameters are specified by design and characterization and not tested in production. Figure 49. Output Clock Duty Cycle (Typical) vs Sampling Frequency The latency of ADS5547 is 14 clock cycles from the sampling instant (input clock rising edge). In the LVDS mode, the latency remains constant across sampling frequencies. In the CMOS mode, the latency is 14 clock cycles above 80 MSPS and 13 clock cycles below 80 MSPS. #### **DEFINITION OF SPECIFICATIONS** ## **Analog Bandwidth** The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low frequency value. #### **Aperture Delay** The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs. ## **Aperture Uncertainty (Jitter)** The sample-to-sample variation in aperture delay. ## **Clock Pulse Width/Duty Cycle** The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle. #### **Maximum Conversion Rate** The maximum sampling rate at which certified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted. #### **Minimum Conversion Rate** The minimum sampling rate at which the ADC functions. ## **Differential Nonlinearity (DNL)** An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of LSBs #### Integral Nonlinearity (INL) The INL is the deviation of the ADC's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs. ## **Gain Error** The gain error is the deviation of the ADC's actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range. #### Offset Error The offset error is the difference, given in number of LSBs, between the ADC's actual average idle channel output code and the ideal average idle channel output code. This quantity is often mapped into mV. ## **Temperature Drift** The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from $T_{MIN}$ to $T_{MAX}$ . It is calculated by dividing the maximum deviation of the parameter across the $T_{MIN}$ to $T_{MAX}$ range by the difference $T_{MAX}$ – $T_{MIN}$ . ## **DEFINITION OF SPECIFICATIONS (continued)** ## Signal-to-Noise Ratio SNR is the ratio of the power of the fundamental $(P_S)$ to the noise floor power $(P_N)$ , excluding the power at dc and the first nine harmonics. $$SNR = 10Log^{10} \frac{P_S}{P_N}$$ (3) SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. ## Signal-to-Noise and Distortion (SINAD) SINAD is the ratio of the power of the fundamental $(P_S)$ to the power of all the other spectral components including noise $(P_N)$ and distortion $(P_D)$ , but excluding dc. $$SINAD = 10Log^{10} \frac{P_S}{P_N + P_D}$$ (4) SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. ## **Effective Number of Bits (ENOB)** The ENOB is a measure of a converter's performance as compared to the theoretical limit based on quantization noise. $$\mathsf{ENOB} = \frac{\mathsf{SINAD} - 1.76}{6.02} \tag{5}$$ #### **Total Harmonic Distortion (THD)** THD is the ratio of the power of the fundamental (P<sub>S</sub>) to the power of the first nine harmonics (P<sub>D</sub>). $$THD = 10Log^{10} \frac{P_s}{P_N}$$ (6) THD is typically given in units of dBc (dB to carrier). ## **Spurious-Free Dynamic Range (SFDR)** The ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier). ## **Two-Tone Intermodulation Distortion** IMD3 is the ratio of the power of the fundamental (at frequencies f1 and f2) to the power of the worst spectral component at either frequency 2f1–f2 or 2f2–f1. IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. #### DC Power Supply Rejection Ratio (DC PSRR) The DC PSSR is the ratio of the change in offset error to a change in analog supply voltage. The DC PSRR is typically given in units of mV/V. ## **DEFINITION OF SPECIFICATIONS (continued)** ## **AC Power Supply Rejection Ratio (AC PSRR)** AC PSRR is the measure of rejection of variations in the supply voltage of the ADC. If $\Delta V_{SUP}$ is the change in the supply voltage and $\Delta V_{OUT}$ is the resultant change in the ADC output code (referred to the input), then PSRR = $$20 \text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{SUP}}}$$ (Expressed in dBc) (7) ## **Common Mode Rejection Ratio (CMRR)** CMRR is the measure of rejection of variations in the input common-mode voltage of the ADC. If $\Delta$ Vcm is the change in the input common-mode voltage and $\Delta$ V<sub>OUT</sub> is the resultant change in the ADC output code (referred to the input), then CMRR = $$20\text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{CM}}}$$ (Expressed in dBc) (8) ## **Voltage Overload Recovery** The number of clock cycles taken to recover to less than 1% error for a 6-dB overload on the analog inputs. A 6-dBFS sine wave at Nyquist frequency is used as the test stimulus. 4204101/E 11/04 # RGZ (S-PQFP-N48) PLASTIC QUAD FLATPACK 7,15 6,85 PIN 1 INDEX AREA TOP AND BOTTOM 1,00 0,80 → 0,20 REF. SEATING PLANE 0,08 0,05 0,00 48X $\frac{0,50}{0,30}$ EXPOSED THERMAL PAD 37 $\frac{25}{0,18}$ $\frac{0,30}{0,18}$ $\frac{0,10}{0}$ - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - E. Falls within JEDEC MO-220. #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground or power plane (whichever is applicable), or alternatively, a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions ## RGZ (S-PQFP-N48) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |--------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | | | | | | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated