www.ti.com # Cap-Free, NMOS, 150mA Low Dropout Regulator with Reverse Current Protection #### **FEATURES** - Stable with No Output Capacitor or Any Value or Type of Capacitor - Input Voltage Range of 1.7V to 5.5V - Ultralow Dropout Voltage: 30mV Typ - Excellent Load Transient Response—with or without Optional Output Capacitor - New NMOS Topology Provides Low Reverse Leakage Current - Low Noise: 30μV<sub>RMS</sub> Typ (10kHz to 100kHz) - 0.5% Initial Accuracy - 1% Overall Accuracy over Line, Load, and Temperature - Less Than $1\mu A$ Max $I_Q$ in Shutdown Mode - Thermal Shutdown and Specified Min/Max Current Limit Protection - Available in Multiple Output Voltage Versions - Fixed Outputs of 1.20V to 5.0V - Adjustable Outputs from 1.20V to 5.5V - Custom Outputs Available #### **APPLICATIONS** - Portable/Battery-Powered Equipment - Post-Regulation for Switching Supplies - Noise-Sensitive Circuitry such as VCOs - Point of Load Regulation for DSPs, FPGAs, ASICs, and Microprocessors Typical Application Circuit for Fixed-Voltage Versions #### DESCRIPTION The TPS731xx family of low-dropout (LDO) linear voltage regulators uses a new topology: an NMOS pass element in a voltage-follower configuration. This topology is stable using output capacitors with low ESR, and even allows operation without a capacitor. It also provides high reverse blockage (low reverse current) and ground pin current that is nearly constant over all values of output current. The TPS731xx uses an advanced BiCMOS process to yield high precision while delivering very low dropout voltages and low ground pin current. Current consumption, when not enabled, is under $1\mu A$ and ideal for portable applications. The extremely low output noise $(30\mu V_{RMS}$ with $0.1\mu F$ $C_{NR})$ is ideal for powering VCOs. These devices are protected by thermal shutdown and foldback current limit. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | PRODUCT | V <sub>OUT</sub> <sup>(2)</sup> | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | ,,, | <b>XX</b> is nominal output voltage (for example, 25 = 2.5V, 01 = Adjustable <sup>(3)</sup> ). <b>YYY</b> is package designator. <b>Z</b> is package quantity. | - (1) For the most current specification and package information, refer to the Package Option Addendum located at the end of this datasheet or see the TI website at www.ti.com. - (2) Output voltages from 1.3V to 4V in 100mV increments are available through the use of innovative factory EEPROM programming. Minimum order quantities apply; contact factory for details and availability. - (3) For fixed 1.2V operation, tie FB to OUT. #### ABSOLUTE MAXIMUM RATINGS over operating junction temperature range unless otherwise noted(1) | | TPS731xx | UNIT | |--------------------------------------------|---------------------------|------| | V <sub>IN</sub> range | -0.3 to 6.0 | V | | V <sub>EN</sub> range | -0.3 to 6.0 | V | | V <sub>OUT</sub> range | -0.3 to 5.5 | V | | V <sub>NR</sub> , V <sub>FB</sub> range | -0.3 to 6.0 | V | | Peak output current | Internally limited | | | Output short-circuit duration | Indefinite | | | Continuous total power dissipation | See Dissipation Ratings T | able | | Junction temperature range, T <sub>J</sub> | −55 to +150 | °C | | Storage temperature range | -65 to +150 | °C | | ESD rating, HBM | 2 | kV | | ESD rating, CDM | 500 | V | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Electrical Characteristics is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. #### POWER DISSIPATION RATINGS(1) | BOARD | PACKAGE | $R_{\ThetaJC}$ | $R_{\ThetaJA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | $\begin{aligned} \textbf{T}_{\textbf{A}} &\leq \textbf{25}^{\circ}\textbf{C} \\ \textbf{POWER RATING} \end{aligned}$ | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |----------------------|---------|----------------|----------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------| | Low-K <sup>(2)</sup> | DBV | 64°C/W | 255°C/W | 3.9mW/°C | 390mW | 215mW | 155mW | | High-K (3) | DBV | 64°C/W | 180°C/W | 5.6mW/°C | 560mW | 310mW | 225mW | - (1) See Power Dissipation in the Applications section for more information related to thermal design. - (2) The JEDEC Low-K (1s) board design used to derive this data was a 3 inch x 3 inch, two-layer board with 2-ounce copper traces on top of the board. - (3) The JEDEC High-K (2s2p) board design used to derive this data was a 3 inch x 3 inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on the top and bottom of the board. # **ELECTRICAL CHARACTERISTICS** Over operating temperature range (T $_J$ = -40°C to +125°C), $V_{IN}$ = $V_{OUT(nom)}$ + 0.5 $V^{(1)}$ , $I_{OUT}$ = 10mA, $V_{EN}$ = 1.7V, and $C_{OUT}$ = 0.1 $\mu$ F, unless otherwise noted. Typical values are at $T_J$ = 25°C. | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |---------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|----------------------|---------------------|-------------------| | V <sub>IN</sub> | Input voltage rang | e <sup>(1)</sup> | | | 1.7 | | 5.5 | V | | $V_{FB}$ | Internal reference | (TPS73101) | T <sub>J</sub> = 25°C | | 1.198 | 1.20 | 1.210 | V | | | Output voltage rar | nge (TPS73101) | | | $V_{FB}$ | 5.5 | 5 – V <sub>DO</sub> | V | | V <sub>OUT</sub> | | Nominal | $T_J = 25^{\circ}C$ | | -0.5 | | +0.5 | | | *001 | Accuracy <sup>(1)</sup> | V <sub>IN</sub> , I <sub>OUT</sub> , and T | | $V_{OUT} + 0.5V \le V_{IN} \le 5.5V;$<br>10 mA \le I <sub>OUT</sub> \le 150mA | | | +1.0 | % | | $\Delta V_{OUT}\%/\Delta V_{IN}$ | Line regulation <sup>(1)</sup> | | V <sub>OUT(nom)</sub> + C | $0.5V \le V_{IN} \le 5.5V$ | | 0.01 | | %/V | | A)/ 0//AI | Load regulation | | 1mA ≤ I <sub>OUT</sub> ≤ | 150mA | | 0.002 | | %/mA | | ΔV <sub>OUT</sub> %/ΔI <sub>OUT</sub> | Load regulation | | $10mA \le I_{OUT}$ | ≤ 150mA | | 0.0005 | | %/IIIA | | V <sub>DO</sub> | Dropout voltage <sup>(2)</sup><br>(V <sub>IN</sub> = V <sub>OUT</sub> (nom) | | I <sub>OUT</sub> = 150m/ | 4 | | 30 | 100 | mV | | Z <sub>O</sub> (DO) | Output impedance | e in dropout | 1.7 V ≤ V <sub>IN</sub> ≤ | $V_{OUT} + V_{DO}$ | | 0.25 | | Ω | | I <sub>CL</sub> | Output current lim | it | V <sub>OUT</sub> = 0.9 × | V <sub>OUT(nom)</sub> | 150 | 360 | 500 | mA | | I <sub>SC</sub> | Short-circuit curre | nt | $V_{OUT} = 0V$ | V <sub>OUT</sub> = 0V | | 200 | | mA | | I <sub>REV</sub> | Reverse leakage | current <sup>(3)</sup> (-I <sub>IN</sub> ) | $V_{EN} \le 0.5V, 0$ | $V_{EN} \le 0.5V$ , $0V \le V_{IN} \le V_{OUT}$ | | 0.1 | 10 | μΑ | | | Carried alle accept | | I <sub>OUT</sub> = 10mA | | 400 | 550 | ^ | | | I <sub>GND</sub> | Ground pin curren | ıt | I <sub>OUT</sub> = 150m/ | | 550 | 750 | μΑ | | | I <sub>SHDN</sub> | Shutdown current (I <sub>GND</sub> ) | | $V_{EN} \le 0.5V$ , $V_{OUT} \le V_{IN} \le 5.5$<br>-40°C $\le T_J \le +100$ °C | | | 0.02 | 1 | μΑ | | I <sub>FB</sub> | FB pin current (TPS73101) | | | | | 0.1 | 0.3 | μΑ | | PSRR | Power-supply reje | ction ratio | f = 100Hz, I <sub>OUT</sub> = 150 mA | | | 58 | | 1 | | PSKK | (ripple rejection) | | f = 10kHz, I <sub>O</sub> | | 37 | | dB | | | \ <u>/</u> | Output noise voltage | | $C_{OUT} = 10\mu F$ , No $C_{NR}$ | | 2 | $27 \times V_{OUT}$ | | \/ | | $V_N$ | BW = 10Hz - 100k | ĸĤz | $C_{OUT} = 10\mu F, C_{NR} = 0.01\mu F$ | | 8 | $8.5 \times V_{OUT}$ | | μV <sub>RMS</sub> | | t <sub>STR</sub> | Startup time | | $V_{OUT} = 3V$ , $R_L = 30\Omega$<br>$C_{OUT} = 1\mu F$ , $C_{NR} = 0.01\mu F$ | | 600 | | | μs | | V <sub>EN</sub> (HI) | Enable high (enab | oled) | • | | 1.7 | | $V_{IN}$ | V | | V <sub>EN</sub> (LO) | Enable low (shutd | own) | | | 0 | | 0.5 | V | | I <sub>EN</sub> (HI) | Enable pin curren | t (enabled) | V <sub>EN</sub> = 5.5V | | | 0.02 | 0.1 | μΑ | | | Thermal shutdown temperature | | Shutdown Temp increasing | | | 160 | | °C | | $T_{SD}$ | | | Reset | Temp decreasing | | 140 | | | | T <sub>J</sub> | Operating junction | temperature | | | -40 | | 125 | °C | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & \hbox{Minimum $V_{IN}=V_{OUT}+V_{DO}$ or 1.7V, whichever is greater.} \\ \hbox{(2)} & V_{DO} \mbox{ is not measured for the TPS73115 } (V_{O(nom)}=1.5V) \mbox{ since minimum $V_{IN}=1.7V$.} \\ \hbox{(3)} & \hbox{Fixed-voltage versions only; refer to the $\textit{Applications}$} \end{array}$ ## **FUNCTIONAL BLOCK DIAGRAMS** Figure 1. Fixed Voltage Version Table 1. Standard 1% Resistor Values for Common Output Voltages | Vo | R <sub>1</sub> | R <sub>2</sub> | |------|----------------|----------------| | 1.2V | Short | Open | | 1.5V | 23.2kΩ | 95.3kΩ | | 1.8V | 28.0kΩ | 56.2kΩ | | 2.5V | 39.2kΩ | 36.5kΩ | | 2.8V | 44.2kΩ | 33.2kΩ | | 3.0V | 46.4kΩ | 30.9kΩ | | 3.3V | 52.3kΩ | 30.1kΩ | | 5.0V | 78.7kΩ | 24.9kΩ | NOTE: $V_{OUT} = (R_1 + R_2)/R_2 \times 1.204;$ $R_1 || R_2 \equiv 19k\Omega$ for best accuracy. Figure 2. Adjustable Voltage Version # **PIN ASSIGNMENTS** # **TERMINAL FUNCTIONS** | NAME SOT23 NAME (DBV) PIN NO. | | | | | |-------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | DESCRIPTION | | | | IN | 1 | Input supply | | | | GND | 2 | Ground | | | | EN | 3 | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. Refer to the Shutdown section under Applications Information for more details. EN can be connected to IN if not used. | | | | NR | 4 | Fixed voltage versions only—connecting an external capacitor to this pin bypasses noise generated by the internal bandgap, reducing output noise to very low levels. | | | | FB | 4 | Adjustable voltage version only—this is the input to the control loop error amplifier, and is used to set the output voltage of the device. | | | | OUT | 5 | Output of the regulator. There are no output capacitor requirements for stability. | | | # **TYPICAL CHARACTERISTICS** For all voltage versions at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V, $I_{OUT}$ = 10mA, $V_{EN}$ = 1.7V, and $C_{OUT}$ = 0.1 $\mu$ F, unless otherwise noted. Figure 3. Figure 4. #### **DROPOUT VOLTAGE vs OUTPUT CURRENT** Figure 5. # DROPOUT VOLTAGE vs TEMPERATURE Figure 6. # **OUTPUT VOLTAGE ACCURACY HISTOGRAM** Figure 7. # **OUTPUT VOLTAGE DRIFT HISTOGRAM** Figure 8. For all voltage versions at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V, $I_{OUT}$ = 10mA, $V_{EN}$ = 1.7V, and $C_{OUT}$ = 0.1 $\mu$ F, unless otherwise noted. Figure 9. **GROUND PIN CURRENT vs TEMPERATURE** Figure 10. Figure 11. Figure 12. Figure 13. Figure 14. For all voltage versions at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V, $I_{OUT}$ = 10mA, $V_{EN}$ = 1.7V, and $C_{OUT}$ = 0.1 $\mu$ F, unless otherwise noted. Figure 15. 90 Figure 16. 1k Figure 17. **NOISE SPECTRAL DENSITY** **PSRR (RIPPLE REJECTION) vs FREQUENCY** 10k Frequency (Hz) C<sub>O</sub> = 10μF Ceramic No R<sub>SERIES</sub> Nr<sub>CAP</sub> = 0.01μF 100k 1M 10M Figure 18. Figure 19. Figure 20. For all voltage versions at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V, $I_{OUT}$ = 10mA, $V_{EN}$ = 1.7V, and $C_{OUT}$ = 0.1 $\mu$ F, unless otherwise noted. Figure 21. Figure 22. Figure 23. Figure 24. Figure 25. #### TPS73133 POWER UP / POWER DOWN Figure 26. For all voltage versions at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V, $I_{OUT}$ = 10mA, $V_{EN}$ = 1.7V, and $C_{OUT}$ = 0.1 $\mu$ F, unless otherwise noted. 60 55 50 45 $V_N$ (rms) 40 35 $V_{OUT} = 2.5V$ 30 $C_{OUT} = 0\mu F$ $R_1 = 39.2k\Omega$ 25 10Hz < Frequency < 100kHz 20 10p 100p 1n 10n $C_{FB}(F)$ TPS73101 RMS NOISE VOLTAGE vs $C_{FB}$ Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. ### **APPLICATION INFORMATION** The TPS731xx belongs to a family of new generation LDO regulators that use an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features, combined with low noise and an enable input, make the TPS731xx ideal for portable applications. This regulator family offers a wide selection of fixed output voltage versions and an adjustable output version. All versions have thermal and over-current protection, including foldback current limit. Figure 32 shows the basic circuit connections for the fixed voltage models. Figure 33 gives the connections for the adjustable output version (TPS73101). Figure 32. Typical Application Circuit for Fixed-Voltage Versions Figure 33. Typical Application Circuit for Adjustable-Voltage Version $R_1$ and $R_2$ can be calculated for any output voltage using the formula shown in Figure 33. Sample resistor values for common output voltages are shown in Figure 2. For best accuracy, make the parallel combination of $R_1$ and $R_2$ approximately euqal to $19k\Omega$ . This $19k\Omega$ , in addition to the internal $8k\Omega$ resistor, presents the same impedance to the error amp as the $27k\Omega$ bandgap reference output. This impedance helps compensate for leakages into the error amp terminals. # INPUT AND OUTPUT CAPACITOR REQUIREMENTS Although an input capacitor is not required for stability, it is good analog design practice to connect a $0.1\mu F$ to $1\mu F$ low ESR capacitor across the input supply near the regulator. This counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or the device is located several inches from the power source. The TPS731xx does not require an output capacitor for stability and has maximum phase margin with no capacitor. It is designed to be stable for all available types and values of capacitors. In applications where $V_{\text{IN}}-V_{\text{OUT}}<0.5\text{V}$ and multiple low ESR capacitors are in parallel, ringing may occur when the product of $C_{\text{OUT}}$ and total ESR drops below $50n\Omega F$ . Total ESR includes all parasitic resistances, including capacitor ESR and board, socket, and solder joint resistance. In most applications, the sum of capacitor ESR and trace resistance will meet this requirement. #### **OUTPUT NOISE** A precision band-gap reference is used to generate the internal reference voltage, $V_{REF}.$ This reference is the dominant noise source within the TPS731xx and it generates approximately $32\mu V_{RMS}$ (10Hz to 100kHz) at the reference output (NR). The regulator control loop gains up the reference noise with the same gain as the reference voltage, so that the noise voltage of the regulator is approximately given by: $$V_{N} = 32\mu V_{RMS} \times \frac{(R_{1} + R_{2})}{R_{2}} = 32\mu V_{RMS} \times \frac{V_{OUT}}{V_{REF}}$$ (1) Since the value of $V_{\text{REF}}$ is 1.2V, this relationship reduces to: $$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$ (2) for the case of no $C_{NR}$ . An internal $27k\Omega$ resistor in series with the noise reduction pin (NR) forms a low-pass filter for the voltage reference when an external noise reduction capacitor, $C_{NR}$ , is connected from NR to ground. For $C_{NR} = 10$ nF, the total noise in the 10Hz to 100kHz bandwidth is reduced by a factor of ~3.2, giving the approximate relationship: $$V_{N}(\mu V_{RMS}) = 8.5 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$ (3) for $C_{NR} = 10nF$ . This noise reduction effect is shown as *RMS Noise Voltage vs C\_{NR}* in the Typical Characteristics section. The TPS73101 adjustable version does not have the noise-reduction pin available. However, connecting a feedback capacitor, $C_{FB}$ , from the output to the FB pin will reduce output noise and improve load transient performance. The TPS731xx uses an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the NMOS pass element above $V_{OUT}$ . The charge pump generates ~250µV of switching noise at ~4MHz; however, charge-pump noise contribution is negligible at the output of the regulator for most values of $I_{OUT}$ and $C_{OUT}$ . # BOARD LAYOUT RECOMMENDATION TO IMPROVE PSRR AND NOISE PERFORMANCE To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the PCB be designed with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device. ## INTERNAL CURRENT LIMIT The TPS731xx internal current limit helps protect the regulator during fault conditions. Foldback current helps to protect the regulator from damage during output short-circuit conditions by reducing current limit when $V_{\text{OUT}}$ drops below 0.5V. See Figure 11 in the Typical Characteristics section for a graph of $I_{\text{OUT}}$ vs $V_{\text{OUT}}$ . # **SHUTDOWN** The Enable pin is active high and is compatible with standard TTL-CMOS levels. $V_{EN}$ below 0.5V (max) turns the regulator off and drops the ground pin current to approximately 10nA. When shutdown capability is not required, the Enable pin can be connected to $V_{IN}$ . When a pull-up resistor is used, and operation down to 1.8V is required, use pull-up resistor values below 50 k $\Omega$ . #### **DROPOUT VOLTAGE** The TPS731xx uses an NMOS pass transistor to achieve extremely low dropout. When $(V_{IN}-V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the NMOS pass device is in its linear region of operation and the input-to-output resistance is the $R_{DS-ON}$ of the NMOS pass element. For large step changes in load current, the TPS731xx requires a larger voltage drop across it to avoid degraded transient response. The boundary of this transient dropout region is approximately twice the dc dropout. Values of $V_{\text{IN}} - V_{\text{OUT}}$ above this line insure normal transient response. Operating in the transient dropout region can cause an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of the change in load current rate, the rate of change in load current, and the available headroom ( $V_{\text{IN}}$ to $V_{\text{OUT}}$ voltage drop). Under worst-case conditions [full-scale instantaneous load change with ( $V_{\text{IN}} - V_{\text{OUT}}$ ) close to dc dropout levels], the TPS731xx can take a couple of hundred microseconds to return to the specified regulation accuracy. #### TRANSIENT RESPONSE The low open-loop output impedance provided by the NMOS pass element in a voltage follower configuration allows operation without an output capacitor for many applications. As with any regulator, the addition of a capacitor (nominal value $1\mu F)$ from the output pin to ground will reduce undershoot magnitude but increase duration. In the adjustable version, the addition of a capacitor, $C_{FB}$ , from the output to the adjust pin will also improve the transient response. The TPS731xx does not have active pull-down when the output is over-voltage. This allows applications that connect higher voltage sources, such as alternate power supplies, to the output. This also results in an output overshoot of several percent if the load current quickly drops to zero when a capacitor is connected to the output. The duration of overshoot can be reduced by adding a load resistor. The overshoot decays at a rate determined by output capacitor $\mathbf{C}_{\mathsf{OUT}}$ and the internal/external load resistance. The rate of decay is given by: (Fixed voltage version) $$dV/dt = \frac{V_{OUT}}{C_{OUT} \times 80k\Omega \parallel R_{LOAD}}$$ (4) (Adjustable voltage version) $$dV/dt = \frac{V_{OUT}}{C_{OUT} \times 80k\Omega \| (R_1 + R_2) \| R_{LOAD}}$$ (5) #### **REVERSE CURRENT** The NMOS pass element of the TPS731xx provides inherent protection against current flow from the output of the regulator to the input when the gate of the pass device is pulled low. To ensure that all charge is removed from the gate of the pass element, the enable pin must be driven low before the input voltage is removed. If this is not done, the pass element may be left on due to stored charge on the gate. After the enable pin is driven low, no bias voltage is needed on any pin for reverse current blocking. Note that reverse current is specified as the current flowing out of the IN pin due to voltage applied on the OUT pin. There will be additional current flowing into the OUT pin due to the $80k\Omega$ internal resistor divider to ground (see Figure 1 and Figure 2). For the TPS73101, reverse current may flow when $V_{\text{FB}}$ is more than 1.0V above $V_{\text{IN}}$ . #### THERMAL PROTECTION Thermal protection disables the output when the junction temperature rises to approximately +160°C, allowing the device to cool. When the junction temperature cools to approximately +140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This limits the dissipation of the regulator, protecting it from damage due to overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to +125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +35°C above the maximum expected ambient condition of your application. This produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS731xx has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS731xx into thermal shutdown will degrade device reliability. ## **POWER DISSIPATION** The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are shown in the Power Dissipation Ratings table. Using heavier copper will increase the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers will also improve the heat-sink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$ to $V_{OUT}$ ): $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (6) Power dissipation can be minimized by using the lowest possible input voltage necessary to assure the required output voltage. #### **Package Mounting** Solder pad footprint recommendations for the TPS731xx are presented in Application Bulletin Solder Pad Recommendations for Surface-Mount Devices (SBFA015), available from the Texas Instruments web site at www.ti.com. # **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | TPS73101DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73101DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73101DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73101DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS731125DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | Call TI | Level-1-260C-UNLIM | | TPS731125DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | Call TI | Level-1-260C-UNLIM | | TPS731125DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS731125DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73115DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73115DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73115DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73115DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73118DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73118DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73118DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73118DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73125DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73125DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73125DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73125DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73130DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73130DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73130DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73130DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73131DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | com 6-Nov-2006 | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | TPS73131DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73131DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73131DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73132DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73132DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73132DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73133DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73133DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73133DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73133DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73150DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73150DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73150DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | TPS73150DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take # **PACKAGE OPTION ADDENDUM** 6-Nov-2006 reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # DBV (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-178 Variation AA. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |--------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | | | | | | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated