## International I $\triangleq$ Rectifier

## ADVANCED ANALOG HIGH RELIABILITY HYBRID DC/DC CONVERTERS

## Description

The AFL Series of DC/DC converters feature high power density with no derating over the full military temperature range. This series is offered as part of a complete family of converters providing single and dual output voltages and operating from nominal $+28,+50,+120$ or +270 volt inputs with output power ranging from 80 to 120 watts. For applications requiring higher output power, individual converters can be operated in parallel. The internal current sharing circuits assure equal current distribution among the paralleled converters. This series incorporates Advanced Analog's proprietary magnetic pulse feedback technology providing optimum dynamic line and load regulation response. This feedback system samples the output voltage at the pulse width modulator fixed clock frequency, nominally 550 KHz . Multiple converters can be synchronized to a system clock in the 500 KHz to 700 KHz range or to the synchronization output of one converter. Undervoltage lockout, primary and secondary referenced inhibit, softstart and load fault protection are provided on all models.

These converters are hermetically packaged in two enclosure variations, utilizing copper core pins to minimize resistive DC losses. Three lead styles are available, each fabricated with Advanced Analog's rugged ceramic lead-to-package seal assuring long term hermeticity in the most harsh environments.

Manufactured in a facility fully qualified to MIL-PRF38534, these converters are available in four screening grades to satisfy a wide range of requirements. The CH grade is fully compliant to the requirements of MIL-H38534 for class H . The HB grade is fully processed and screened to the class H requirement, may not necessarily meet all of the other MIL-PRF-38534 requirements, e.g., element evaluation and Periodic Inspection (P.I.) not required. Both grades are tested to meet the complete group "A" test specification over the full military

# AFL50XXS SERIES 



## Features

- 30 To 80 Volt Input Range

■ 3.3, 5, 8,9 12, 15, 24 and 28 Volts Outputs Available

- High Power Density - up to $84 \mathrm{~W} /$ in $^{3}$

■ Up To 120 Watt Output Power

- Parallel Operation with Stress and Current Sharing
■ Low Profile (0.380") Seam Welded Package
■ Ceramic Feedthru Copper Core Pins
- High Efficiency - to 85\%
- Full Military Temperature Range
- Continuous Short Circuit and Overload Protection
■ Remote Sensing Terminals
- Primary and Secondary Referenced Inhibit Functions
■ Line Rejection $>40 \mathrm{~dB}-\mathrm{DC}$ to 50 KHz
- External Synchronization Port
- Fault Tolerant Design
- Dual Output Versions Available
- Standard Military Drawings Available


## Specifications

| ABSOLUTE MAXIMUM RATINGS |  |  |
| :--- | :--- | :--- |
| Input Voltage | -0.5 V to 100 V |  |
| Soldering Temperature | $300^{\circ} \mathrm{C}$ for 10 seconds |  |
| Case Temperature | Operating | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  | Storage | $-65^{\circ} \mathrm{C}$ to $+135^{\circ} \mathrm{C}$ |

Static Characteristics $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\text {CASE }} \leq+125^{\circ} \mathrm{C}, 30 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 80 \mathrm{~V}$ unless otherwise specified.

| Parameter | Group A Subgroups | Test Conditions | Min | Nom | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT VOLTAGE |  | Note 6 | 30 | 50 | 80 | V |
|  | $\begin{gathered} 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 2,3 \\ 2,3 \\ 2,3 \\ 2,3 \\ 2,3 \\ 2,3 \end{gathered}$ | VIN $=50$ Volts, $100 \%$ Load | $\begin{array}{r} 4.95 \\ 7.92 \\ 8.91 \\ 11.88 \\ 14.85 \\ 27.72 \\ 4.90 \\ 7.84 \\ 8.82 \\ 11.76 \\ 14.70 \\ 27.44 \end{array}$ | $\begin{array}{r} 5.00 \\ 8.00 \\ 9.00 \\ 12.00 \\ 15.00 \\ 28.00 \end{array}$ | $\begin{array}{r} 5.05 \\ 8.08 \\ 9.09 \\ 12.12 \\ 15.15 \\ 28.28 \\ 5.10 \\ 8.16 \\ 9.18 \\ 12.24 \\ 15.30 \\ 28.56 \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| OUTPUT CURRENT <br> AFL5005S <br> AFL5008S <br> AFL5009S <br> AFL5012S <br> AFL5015S <br> AFL5028S |  | $\mathrm{V}_{\text {IN }}=30,50,80$ Volts - Note 6 |  |  | $\begin{gathered} 16.0 \\ 10.0 \\ 10.0 \\ 9.0 \\ 8.0 \\ 4.0 \end{gathered}$ | A A A A A A |
| OUTPUT POWER <br> AFL5005S <br> AFL5008S <br> AFL5009S <br> AFL5012S <br> AFL5015S <br> AFL5028S |  | Note 6 |  |  | $\begin{gathered} 80 \\ 80 \\ 90 \\ 108 \\ 120 \\ 112 \end{gathered}$ | $\begin{aligned} & W \\ & W \\ & W \\ & W \\ & W \\ & W \\ & W \end{aligned}$ |
| MAXIMUM CAPACITIVE LOAD |  | Note 1 | 10,000 |  |  | $\mu \mathrm{fd}$ |
| OUTPUT VOLTAGE TEMPERATURE COEFFICIENT |  | $\mathrm{V}_{\mathrm{IN}}=50$ Volts, $100 \%$ Load - Note 1, 6 | -0.015 |  | +0.015 | \%/ ${ }^{\circ} \mathrm{C}$ |
| OUTPUT VOLTAGE REGULATION <br> All Others Line <br> Load | $\begin{aligned} & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \end{aligned}$ | No Load, 50\% Load, 100\% Load $\mathrm{V}_{\mathrm{IN}}=30,50,80$ Volts | $\begin{gathered} -70.0 \\ -20.0 \\ -1.0 \end{gathered}$ |  | $\begin{aligned} & +70.0 \\ & +20.0 \\ & +1.0 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mathrm{mV} \\ \% \end{gathered}$ |
| $\begin{aligned} & \text { OUTPUT RIPPLE VOLTAGE } \\ & \text { AFL5005S } \\ & \text { AFL5008S } \\ & \text { AFL5009S } \\ & \text { AFL5012S } \\ & \text { AFL5015S } \\ & \text { AFL5028S } \end{aligned}$ | $\begin{aligned} & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \end{aligned}$ | $\begin{aligned} & \text { VIN }=30,50,80 \text { Volts, } 100 \% \text { Load, } \\ & \text { BW }=10 \mathrm{MHz} \end{aligned}$ |  |  | $\begin{gathered} 30 \\ 40 \\ 40 \\ 45 \\ 50 \\ 100 \end{gathered}$ | $m V p p$ $m V p p$ mVpp mV pp mV pp mV pp |

For Notes to Specifications, refer to page 4

Static Characteristics (Continued)

| Parameter | Group A Subgroups | Test Conditions | Min | Nom | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CURRENT <br> No Load <br> Inhibit 1 <br> Inhibit 2 | $\begin{gathered} 1 \\ 2,3 \\ 1,2,3 \\ 1,2,3 \end{gathered}$ | $\begin{aligned} & \text { VIN }=50 \text { Volts } \\ & \text { IOUT }=0 \end{aligned}$ <br> Pin 4 Shorted to Pin 2 <br> Pin 12 Shorted to Pin 8 |  |  | $\begin{array}{r} 50 \\ 60 \\ 5 \\ 5 \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| INPUT RIPPLE CURRENT <br> AFL5005S <br> AFL5008S <br> AFL5009S <br> AFL5012S <br> AFL5015S <br> AFL5028S | $\begin{aligned} & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \end{aligned}$ | VIN $=50$ Volts, $100 \%$ Load, $\mathrm{BW}=10 \mathrm{MHz}$ |  |  | $\begin{aligned} & 60 \\ & 60 \\ & 60 \\ & 60 \\ & 60 \\ & 60 \end{aligned}$ | mApp mApp mApp mApp mApp mApp |
| CURRENT LIMIT POINT <br> As a percentage of full rated load | 1 2 3 | $\mathrm{V}_{\text {OUT }}=90 \% \mathrm{~V}_{\text {NOM }}, \mathrm{V}_{\text {IN }}=50$ Volts Note 5 | $\begin{aligned} & 115 \\ & 105 \\ & 125 \end{aligned}$ |  | $\begin{aligned} & 125 \\ & 115 \\ & 140 \end{aligned}$ | $\begin{aligned} & \text { \% } \\ & \% \\ & \% \end{aligned}$ |
| LOAD FAULT POWER DISSIPATION Overload or Short Circuit | 1, 2, 3 | $\mathrm{V}_{\text {IN }}=50$ Volts |  |  | 32 | W |
| EFFICIENCY <br> AFL5005S <br> AFL5008S <br> AFL5009S <br> AFL5012S <br> AFL5015S <br> AFL5028S | 1, 2, 3 <br> 1, 2, 3 <br> 1, 2, 3 <br> 1, 2, 3 <br> 1, 2, 3 <br> 1, 2, 3 | $\mathrm{V}_{\text {IN }}=50$ Volts, $100 \%$ Load | $\begin{aligned} & 78 \\ & 79 \\ & 80 \\ & 81 \\ & 82 \\ & 82 \end{aligned}$ | $\begin{aligned} & 81 \\ & 82 \\ & 83 \\ & 84 \\ & 85 \\ & 84 \end{aligned}$ |  | $\begin{aligned} & \text { \% } \\ & \% \\ & \% \\ & \% \\ & \% \\ & \% \end{aligned}$ |
| ENABLE INPUTS (Inhibit Function) Converter Off Sink Current Converter On Sink Current | $\begin{aligned} & 1,2,3 \\ & 1,2,3 \end{aligned}$ | Logical Low on Pin 4 or Pin 12 <br> Note 1 <br> Logical High on Pin 4 and Pin 12 - Note 9 Note 1 | $\begin{array}{r} -0.5 \\ 2.0 \end{array}$ |  | $\begin{gathered} 0.8 \\ 100 \\ 50 \\ 100 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mu \mathrm{~A} \\ \mathrm{~V} \\ \mu \mathrm{~A} \end{gathered}$ |
| SWITCHING FREQUENCY | 1, 2, 3 |  | 500 | 550 | 600 | KHz |
| SYNCHRONIZATION INPUT <br> Frequency Range Pulse Amplitude, Hi Pulse Amplitude, Lo Pulse Rise Time Pulse Duty Cycle | $\begin{aligned} & 1,2,3 \\ & 1,2,3 \\ & 1,2,3 \end{aligned}$ | Note 1 Note 1 | $\begin{array}{r} 500 \\ 2.0 \\ -0.5 \\ \\ 20 \end{array}$ |  | $\begin{gathered} 700 \\ 10 \\ 0.8 \\ 100 \\ 80 \end{gathered}$ | $\begin{gathered} \mathrm{KHz} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mathrm{nSec} \\ \% \end{gathered}$ |
| ISOLATION | 1 | Input to Output or Any Pin to Case (except Pin 3). Test @ 500VDC | 100 |  |  | $\mathrm{M} \Omega$ |
| DEVICE WEIGHT |  | Slight Variations with Case Style |  | 85 |  | gms |
| MTBF |  | MIL-HDBK-217F, AIF @ $\mathrm{T}^{\text {C }}=40^{\circ} \mathrm{C}$ | 300 |  |  | KHrs |

For Notes to Specifications, refer to page 4
www.irf.com

Dynamic Characteristics $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\text {CASE }} \leq+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathbb{I N}}=50 \mathrm{~V}$ unless otherwise specified.

| Parameter | Group A Subgroups | Test Conditions | Min | Nom | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOAD TRANSIENT RESPONSE |  | Note 2, 8 |  |  |  |  |
| AFL5005S | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | Load Step 50\% $\Leftrightarrow 100 \%$ | -450 |  | $\begin{aligned} & 450 \\ & 200 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
|  | $\begin{array}{r} 4,5,6 \\ 4,5,6 \end{array}$ | Load Step $10 \% \Leftrightarrow 50 \%$ | -450 |  | $\begin{aligned} & 450 \\ & 300 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
| AFL5008S | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | Load Step 50\% $\Leftrightarrow 100 \%$ | -500 |  | $\begin{aligned} & 500 \\ & 200 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
|  | $\begin{array}{r} 4,5,6 \\ 4,5,6 \end{array}$ | Load Step $10 \% \Leftrightarrow 50 \%$ | $-500$ |  | $\begin{aligned} & 500 \\ & 300 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
| AFL5009S | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | Load Step $50 \% \Leftrightarrow 100 \%$ | -600 |  | $\begin{aligned} & 600 \\ & 200 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
|  | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | Load Step $10 \% \Leftrightarrow 50 \%$ | -600 |  | $\begin{aligned} & 600 \\ & 300 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
| AFL5012S | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | Load Step $50 \% \Leftrightarrow 100 \%$ | $-750$ |  | $\begin{aligned} & 750 \\ & 200 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
|  | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | Load Step $10 \% \Leftrightarrow 50 \%$ | $-750$ |  | $\begin{aligned} & 750 \\ & 300 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
| AFL5015S | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | Load Step $50 \% \Leftrightarrow 100 \%$ | $-750$ |  | $\begin{aligned} & 750 \\ & 200 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
|  | $\begin{array}{r} 4,5,6 \\ 4,5,6 \end{array}$ | Load Step $10 \% \Leftrightarrow 50 \%$ | $-750$ |  | $\begin{aligned} & 750 \\ & 300 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
| AFL5028S | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | Load Step 50\% $\Leftrightarrow 100 \%$ | -1200 |  | $\begin{gathered} 1200 \\ 200 \end{gathered}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
|  | $\begin{array}{r} 4,5,6 \\ 4,5,6 \end{array}$ | Load Step $10 \% \Leftrightarrow 50 \%$ | -1200 |  | $\begin{gathered} 1200 \\ 300 \end{gathered}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
| LINE TRANSIENT RESPONSE <br> Amplitude Recovery |  | Note 1, 2, 3 <br> VIN Step $=30 \Leftrightarrow 80$ Volts | -500 |  | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{Sec} \end{gathered}$ |
| TURN-ON CHARACTERISTICS <br> Overshoot <br> Delay | $\begin{aligned} & 4,5,6 \\ & 4,5,6 \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=30,50,80$ Volts. Note 4 <br> Enable 1, 2 on. (Pins 4, 12 high or open) | 50 | 75 | $\begin{aligned} & 250 \\ & 120 \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mathrm{mSec} \end{gathered}$ |
| LOAD FAULT RECOVERY |  | Same as Turn On Characteristics. |  |  |  |  |
| LINE REJECTION |  | MIL-STD-461D, CS101, 30 Hz to 50 KHz Note 1 | 40 | 50 |  | dB |

Notes to Specifications:

Parameters not $100 \%$ tested but are guaranteed to the limits specified in the table.
Recovery time is measured from the initiation of the transient to where VOUT has returned to within $\pm 1 \%$ of VOUT at $50 \%$ load.
Line transient transition time $\geq 100 \mu \mathrm{Sec}$.
Turn-on delay is measured with an input voltage rise time of between 100 and 500 volts per millisecond
Current limit point is that condition of excess load causing output voltage to drop to $90 \%$ of nominal.
Parameter verified as part of another test.
All electrical tests are performed with the remote sense leads connected to the output leads at the load.
Load transient transition time $\geq 10 \mu \mathrm{Sec}$.
Enable inputs internally pulled high. Nominal open circuit voltage $\approx 4.0 \mathrm{VDC}$.

## AFL50XXS Circuit Description

Figure I. AFL Single Output Block Diagram


## Circuit Operation and Application Information

The AFL series of converters employ a forward switched mode converter topology. (refer to Figure I.) Operation of the device is initiated when a DC voltage whose magnitude is within the specified input limits is applied between pins 1 and 2. If pin 4 is enabled (at a logical 1 or open) the primary bias supply will begin generating a regulated housekeeping voltage bringing the circuitry on the primary side of the converter to life. A power MOSFET is used to chop the DC input voltage into a high frequency square wave, applying this chopped voltage to the power transformer at the nominal converter switching frequency. Maintaining a DC voltage within the specified operating range at the input assures continuous generation of the primary bias voltage.

The switched voltage impressed on the secondary output transformer winding is rectified and filtered to generate the converter DC output voltage. An error amplifier on the secondary side compares the output voltage to a precision reference and generates an error signal proportional to the difference. This error signal is magnetically coupled through the feedback transformer into the controller section of the converter varying the pulse width of the square wave signal driving the MOSFET, narrowing the width if the output voltage is too high and widening it if it is too low, thereby regulating the output voltage.

## Remote Sensing

Connection of the + and - sense leads at a remotely located load permits compensation for excessive resistance between the converter output and the load when their physical separation could cause undesirable voltage drop. This connection allows regulation to the placard voltage at the point
of application. When the remote sensing feature is not used, the sense lead should be connected to their respective output terminals at the converter. Figure III. illustrates a typical remotely sensed application.

## Inhibiting Converter Output

As an alternative to application and removal of the DC voltage to the input, the user can control the converter output by providing TTL compatible, positive logic signals to either of two enable pins (pin 4 or 12). The distinction between these two signal ports is that enable 1 (pin 4) is referenced to the input return (pin 2) while enable 2 (pin 12) is referenced to the output return (pin 8). Thus, the user has access to an inhibit function on either side of the isolation barrier. Each port is internally pulled "high" so that when not used, an open connection on both enable pins permits normal converter operation. When their use is desired, a logical "low" on either port will shut the converter down.

Figure II. Enable Input Equivalent Circuit


## AFL50XXS Series

Internally, these ports differ slightly in their function. In use, a low on Enable 1 completely shuts down all circuits in the converter, while a low on Enable 2 shuts down the secondary side while altering the controller duty cycle to near zero. Externally, the use of either port is transparent to the user save for minor differences in idle current. (See specification table).

## Synchronization of Multiple Converters

When operating multiple converters, system requirements often dictate operation of the converters at a common frequency. To accommodate this requirement, the AFL series converters provide both a synchronization input and output.

The sync input port permits synchronization of an AFL converter to any compatible external frequency source operating between 500 and 700 KHz . This input signal should be referenced to the input return and have a $10 \%$ to $90 \%$ duty cycle. Compatibility requires transition times less th an 100 ns , maximum low level of +0.8 volts and a minimum high

International IOR Rectifier
level of +2.0 volts. The sync output of another converter which has been designated as the master oscillator provides a convenient frequency source for this mode of operation. When external synchronization is not required, the sync in pin should be left open (unconnected )thereby permitting the converter to operate at its' own internally set frequency.

The sync output signal is a continuous pulse train set at $550 \pm 50 \mathrm{KHz}$, with a duty cycle of $15 \pm 5 \%$. This signal is referenced to the input return and has been tailored to be compatible with the AFL sync input port. Transition times are less than 100 ns and the low level output impedance is less than 50 ohms. This signal is active when the DC input voltage is within the specified operating range and the converter is not inhibited. This output has adequate drive reserve to synchronize at least five additional converters. A typical connection is illustrated in Figure III.

Figure III. Preferred Connection for Parallel Operation


## Parallel Operation-Current and Stress Sharing

Figure III. illustrates the preferred connection scheme for operation of a set of AFL converters with outputs operating in parallel. Use of this connection permits equal sharing among the members of a set whose load current exceeds the capacity of an individual AFL. An important feaure of the

AFL series operating in the parallel mode is that in addition to sharing the current, the stress induced by temperature will also be shared. Thus if one member of a paralleled set is operating at a higher case temperature, the current it provides to the load will be reduced as compensation for the temperature induced stress on that device.

## International IOR Rectifier

When operating in the shared mode, it is important that symmetry of connection be maintained as an assurance of optimum load sharing performance. Thus, converter outputs should be connected to the load with equal lengths of wire of the same gauge and sense leads from each converter should be connected to a common physical point, preferably at the load along with the converter output and return leads. All converters in a paralleled set must have their share pins connected together. This arrangement is diagrammatically illustrated in Figure III. showing the outputs and return pins connected at a star point which is located close as possible to the load.

As a consequence of the topology utilized in the current sharing circuit, the share pin may be used for other functions. In applications requiring only a single converter, the voltage appearing on the share pin may be used as a "current monitor". The share pin open circuit voltage is nominally +1.00 v at no load and increases linearly with increasing output current to +2.20 v at full load.

## Thermal Considerations

Because of the incorporation of many innovative technological concepts, the AFL series of converters is capable of providing very high output power from a package of very small volume. These magnitudes of power density can only be obtained by combining high circuit efficiency with effective methods of heat removal from the die junctions. This requirement has been effectively addressed inside the device; but when operating at maximum loads, a significant amount of heat will be generated and this heat must be conducted away from the case. To maintain the case temperature at or below the specified maximum of $125^{\circ} \mathrm{C}$, this heat must be transferred by conduction to an appropriate heat dissipater held in intimate contact with the converter base-plate.

Since the effectiveness of this heat transfer is dependent on the intimacy of the baseplate/heatsink interface, it is strongly recommended that a high thermal conductivity heat transferring medium is inserted between the baseplate and heatsink. The material most frequently utilized at the factory during all testing and burn-in processes is sold under the trade name of Sil-Pad® $400^{1}$. This particular product is an insulator but electrically conductive versions are also available. Use of these materials assures maximum surface contact with the heat dissipater thereby compensating for any minor surface variations. While other available types of heat conductive materials and thermal compounds provide similar effectiveness, these alternatives are often less convenient and can be somewhat messy to use.
${ }^{1}$ Sil-Pad is a registered Trade Mark of Bergquist, Minneapolis, MN

A conservative aid to estimating the total heat sink surface area ( $\mathrm{A}_{\text {HEAT SINK) }}$ ) required to set the maximum case temperature rise $(\Delta \mathrm{T})$ above ambient temperature is given by the following expression:

$$
\mathrm{A}_{\text {HEAT SINK }} \approx\left\{\frac{\Delta T}{80 P^{0.85}}\right\}^{-1.43}-3.0
$$

where

$$
\begin{aligned}
\Delta T & =\text { Case temperature rise above ambient } \\
P & =\text { Device dissipation in Watts }=P \text { out }\left\{\frac{1}{E f f}-1\right\}
\end{aligned}
$$

As an example, it is desired to maintain the case temperature of an AFL5015S at $\leq+85^{\circ} \mathrm{C}$ while operating in an open area whose ambient temperature is held at a constant $+25^{\circ} \mathrm{C}$; then

$$
\Delta \mathrm{T}=85-25=60^{\circ} \mathrm{C}
$$

If the worst case full load efficiency for this device is $83 \%$; then the power dissipation at full load is given by

$$
P=120 \cdot\left\{\frac{1}{.83}-1\right\}=120 \bullet(0.205)=24.6 \mathrm{~W}
$$

and the required heat sink area is

$$
A_{\text {HEAT SINK }}=\left\{\frac{60}{80 \cdot 24.6^{0.85}}\right\}^{-1.43}-3.0=71 \mathrm{in}^{2}
$$

Thus, a total heat sink surface area (including fins, if any) of $71 \mathrm{in}^{2}$ in this example, would limit case rise to $60^{\circ} \mathrm{C}$ above ambient. A flat aluminum plate, 0.25 " thick and of approximate dimension 4" by 9 " ( 36 in ${ }^{2}$ per side) would suffice for this application in a still air environment. Note that to meet the criteria in this example, both sides of the plate require unrestricted exposure to the ambient air.

## AFL50XXS Series

## Input Filter

The AFL50XXS series converters incorporate a LC input filter whose elements dominate the input load impedance characteristic at turn-on. The input circuit is as shown in Figure IV.

Figure IV. Input Filter Circuit


## Undervoltage Lockout

A minimum voltage is required at the input of the converter to initiate operation. This voltage is set to $26.5 \pm 1.5$ volts. To preclude the possibility of noise or other variations at the input falsely initiating and halting converter operation, a hysteresis of approximately 2 volts is incorporated in this circuit. Thus if the input voltage droops to $24.5 \pm 1.5$ volts, the converter will shut down and remain inoperative until the input voltage returns to $\approx 25$ volts.

## Output Voltage Adjust

In addition to permitting close voltage regulation of remotely located loads, it is possible to utilize the converter sense pins to incrementally increase the output voltage over a limited range. The adjustments made possible by this method are intended as a means to "trim" the output to a voltage setting for some particular application, but are not intended to create an adjustable output converter. These output voltage setting variations are obtained by connecting an appropriate resistor value between the +sense and -sense pins while connecting the -sense pin to the output return pin as shown in Figure V. below. The range of adjustment and corresponding range of resistance values can be determined by use of the following equation.

$$
\text { Radj }=100 \bullet\left\{\frac{V_{\text {NOM }}}{V_{\text {OUT }}-V_{\text {NOM }}-.025}\right\}
$$

Where $\quad V_{\text {Nом }}=$ device nominal output voltage, and
$V_{\text {OUT }}=$ desired output voltage

International IOR Rectifier

Finding a resistor value for a particular output voltage, is simply a matter of substituting the desired output voltage and the nominal device voltage into the equation and solving for the corresponding resistor value.

Figure V. Connection for $\mathrm{V}_{\text {out }}$ Adjustment


Note: $R_{\text {adj }}$ must be set $\geq 500 \Omega$

Attempts to adjust the output voltage to a value greater than $120 \%$ of nominal should be avoided because of the potential of exceeding internal component stress ratings and subsequent operation to failure. Under no circumstance should the external setting resistor be made less than 500W. By remaining within this specified range of values, completely safe operation fully within normal component derating limits is assured.

Examination of the equation relating output voltage and resistor value reveals a special benefit of the circuit topology utilized for remote sensing of output voltage in the AFL50XXS series of converters. It is apparent that as the resistance increases, the output voltage approaches the nominal set value of the device. In fact the calculated limiting value of output voltage as the adjusting resistor becomes very large is $\approx 25 \mathrm{mV}$ above nominal device voltage.

The consequence is that if the +sense connection is unintentionally broken, an AFL50XXS has a fail-safe output voltage of Vout +25 mV , where the 25 mV is independent of the nominal output voltage. It can be further demonstrated that in the event of both the + and - sense connections being broken, the output will be limited to Vout +440 mV . This 440 mV is also essentially constant independent of the nominal output voltage.

International

## IER Rectifier

## General Application Information

The AFL50XXS series of converters are capable of providing large transient currents to user loads on demand. Because the nominal input voltage range in this series is relatively low, the resulting input current demands will be correspondingly large. It is important therefore, that the line impedance be kept very low to prevent steady state and transient input currents from degrading the supply voltage between the voltage source and the converter input. In applications requiring high static currents and large transients, it is recommended that the input leads be made of adequate size to minimize resistive losses, and that a good quality capacitor of approximately $100 \mu \mathrm{fd}$ be connected directly across the input terminals to assure an adequately low impedance at the input terminals. Table I relates nominal resistance values and selected wire sizes.

## AFL50XXS Series

Table 1. Nominal Resistance of Cu Wire

| Wire Size, AWG | Resistance per ft |
| :---: | :---: |
| 24 Ga | $25.7 \mathrm{~m} \Omega$ |
| 22 Ga | $16.2 \mathrm{~m} \Omega$ |
| 20 Ga | $10.1 \mathrm{~m} \Omega$ |
| 18 Ga | $6.4 \mathrm{~m} \Omega$ |
| 16 Ga | $4.0 \mathrm{~m} \Omega$ |
| 14 Ga | $2.5 \mathrm{~m} \Omega$ |
| 12 Ga | $1.6 \mathrm{~m} \Omega$ |

Incorporation of a $100 \mu \mathrm{fd}$ capacitor at the input terminals is recommended as compensation for the dynamic effects of the parasitic resistance of the input cable reacting with the complex impedance of the converter input, and to provide an energy reservoir for transient input current requirements.

Figure VI. Problems of Parasitic Resistance in input Leads
(See text)


AFL50XXS Case Outlines


BERYLLIA WARNING: These converters are hermetically sealed; however they contain BeO substrates and should not be ground or subjected to any other operations including exposure to acids, which may produce Beryllium dust or fumes containing Beryllium

Available Screening Levels and Process Variations for AFL50XXS Series.

| Requirement | MIL-STD-883 <br> Method | No <br> Suffix | ES <br> Suffix | HB | Suffix |
| :--- | :---: | :---: | :---: | :---: | :---: |

* per Commercial Standards

AFL50XXS Pin Designation

| Pin No. | Designation |
| :---: | :--- |
| 1 | Positive Input |
| 2 | Input Return |
| 3 | Case |
| 4 | Enable 1 |
| 5 | Sync Output |
| 6 | Sync Input |
| 7 | Positive Output |
| 8 | Output Return |
| 9 | Return Sense |
| 10 | Positive Sense |
| 11 | Share |
| 12 | Enable 2 |

## Part Numbering



WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, Tel: (310) 3223331 ADVANCED ANALOG: 2270 Martin Av., Santa Clara, California 95050, Tel: (408) 727-0500

Visit us at www.irf.com for sales contact information. Data and specifications subject to change without notice. 07/02

