- Internal Look-Ahead Circuitry for Fast Counting - Carry Output for N-Bit Cascading - Fully Synchronous Operation for Counting #### description This synchronous, presettable, 4-bit binary counter has internal carry look-ahead circuitry for use in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that normally are associated with asynchronous (ripple-clock) counters. However, counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of CLK. This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because presetting is synchronous, a low logic level at the load $(\overline{LOAD})$ input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT. The clear function is synchronous, and a low logic level at the clear ( $\overline{\text{CLR}}$ ) input sets all four of the flip-flop outputs to low after the next low-to-high transition of the clock, regardless of the levels of ENP and ENT. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to the clear input to synchronously clear the counter to 0000 (LLLL). The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. The SN74F163A features a fully independent clock circuit. Changes at ENP, ENT, or $\overline{\text{LOAD}}$ that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold times. #### ORDERING INFORMATION | TA | PACK | AGE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |-------------|-----------|---------------|--------------------------|---------------------| | | PDIP – N | Tube | SN74F163AN | SN74F163AN | | 0°C to 70°C | SOIC - D | Tube | SN74F163AD | F163A | | 0 0 10 70 0 | 30IC = D | Tape and reel | SN74F163ADR | FIOSA | | | SSOP – DB | Tape and reel | SN74F163ADBR | F163A | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### state diagram ### logic diagram (positive logic) ### logic symbol, each flip-flop ### logic diagram, each flip-flop (positive logic) ### typical clear, preset, count, and inhibit sequences The following timing sequence is illustrated below: - 1. Clear outputs to zero - 2. Preset to binary 12 - 3. Count to 13, 14, 15, 0, 1, and 2 - 4. Inhibit ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |---------------------------------------------------------|-------------|--------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 1.2 V to 7 V | | Input current range | | 30 mA to 5 mA | | Voltage range applied to any output in the high | state | 0.5 V to V <sub>CC</sub> | | Current into any output in the low state | | 40 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : D package | 73°C/W | | - | DB package | 82°C/W | | | N package | 67°C/W | | Storage temperature range, T <sub>stq</sub> | | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | V | | $V_{IL}$ | Low-level input voltage | | | 0.8 | V | | l <sub>IK</sub> | Input clamp current | | | -18 | mA | | ЮН | High-level output current | | | -1 | mA | | lOL | Low-level output current | | | 20 | mA | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TE | TEST CONDITIONS | | | MAX | UNIT | | |------------------|----------------------|---------------------------|--------------------------|-----|-----|-------|------|--| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | | ., | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -1 \text{ mA}$ | 2.5 | 3.4 | | V | | | VOH | | $V_{CC} = 4.75 V$ , | $I_{OH} = -1 \text{ mA}$ | 2.7 | | | V | | | VOL | | $V_{CC} = 4.5 \text{ V},$ | $I_{OL} = 20 \text{ mA}$ | | 0.3 | 0.5 | V | | | II | | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V | | | 0.1 | mA | | | lн | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | μΑ | | | | ENP, CLK, A, B, C, D | | | | | - 0.6 | | | | Ι <sub>Ι</sub> L | ENT, LOAD | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0.5 V | | | - 1.2 | mA | | | | CLR | | | | | - 1.2 | | | | los§ | | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0 | -60 | | -150 | mA | | | Icc | | V <sub>CC</sub> = 5.5 V | | | 37 | 55 | mA | | <sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. NOTES: 1. The input voltage ratings may be exceeded provided the input current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | | | | V <sub>CC</sub> = | = 5 V,<br>25°C | MIN | MAX | UNIT | |-----------------|-----------------|---------------------------|-------------|-------------------|----------------|------|-----|------| | | | | | MIN | MAX | | | | | fclock | Clock frequency | | | 0 | 100 | 0 | 90 | MHz | | | | CLK high or low (loading) | | 5 | | 5 | | | | t <sub>w</sub> | Pulse duration | CLK (counting) | High | 4 | | 4 | | ns | | | | CLK (counting) | Low | 6 7 | | | | | | | | Data before CLK↑ | High or low | 5 | | 5 | | | | | | LOAD and CLR before CLK↑ | High | 11 | | 11.5 | | | | t <sub>su</sub> | Setup time | LOAD and CLR before CLK | Low | 8.5 | | 9.5 | | ns | | | | ENP and ENT before CLK↑ | High | 11 | 11 | 11.5 | | | | | | ENP and ENT before CLK | Low | 5 | | 5 | | | | | | Data after CLK↑ | High or low | 2 | | 2 | | | | 4. | I lold time | 10AD - 110LD - (1-1-0LK) | High | 2 | | 2 | | | | <sup>t</sup> h | Hold time | LOAD and CLR after CLK↑ | Low | 0 | | 0 | | ns | | | | ENP and ENT after CLK↑ | High or low | 0 | | 0 | | | ### switching characteristics (see Note 4) | PARAMETER | FROM<br>(INPUT) | TO $C_L$ = 50 PF, $R_L$ = 500 $\Omega$ , $T_A$ = 25°C | | $ \begin{array}{c c} \text{TO} & C_L = 50 \text{ PF,} \\ \text{(OUTPUT)} & R_L = 500 \Omega, \\ T_A = 25^{\circ}\text{C} & T_A = \text{MIN TO MAX}^{\dagger} \\ \end{array} $ | | PF,<br>0Ω,<br>) MAX† | UNIT | | |------------------|-----------------|-------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|------|--------| | £ | | | MIN | TYP | MAX | MIN | MAX | N41.1- | | f <sub>max</sub> | | | 100 | 120 | | 90 | | MHz | | <sup>t</sup> PLH | CLK (LOAD high) | Any Q | 2.7 | 5.1 | 7.5 | 2.7 | 8.5 | ns | | <sup>t</sup> PHL | OLK (LOAD High) | | 2.7 | 7.1 | 10 | 2.7 | 11 | | | <sup>t</sup> PLH | CLK (LOAD low) | Any 0 | 3.2 | 5.6 | 8.5 | 3.2 | 9.5 | ns | | <sup>t</sup> PHL | CLK (LOAD low) | Any Q | 3.2 | 5.6 | 8.5 | 3.2 | 9.5 | 115 | | <sup>t</sup> PLH | CLK | B00 | 4.2 | 9.6 | 14 | 4.2 | 15 | | | <sup>t</sup> PHL | OLK | RCO | 4.2 | 9.6 | 14 | 4.2 | 15 | ns | | t <sub>PLH</sub> | ENT | RCO | 1.7 | 4.1 | 7.5 | 1.7 | 8.5 | no | | <sup>t</sup> PHL | LINI | NCO NCO | 1.7 | 4.1 | 7.5 | 1.7 | 8.5 | ns | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 4: Load circuits and waveforms are shown in Figure 1. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. CL includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2.5 \text{ ns}$ , $t_f \leq 2.5 \text{ ns}$ , duty cycle = 50%. - D. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | SN74F163AD | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74F163ADBR | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74F163ADBRE4 | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74F163ADE4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74F163ADR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74F163ADRE4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74F163AN | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74F163AN3 | OBSOLETE | PDIP | N | 16 | | TBD | Call TI | Call TI | | SN74F163ANE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74F163ANSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74F163ANSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | $^{(1)}$ The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ### D (R-PDSO-G16) ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AC. ### **MECHANICAL DATA** ### NS (R-PDSO-G\*\*) ### 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### DB (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |--------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | | | | | | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated