



#### Features

- Very high speed: 45 ns
- Wide voltage range: 2.20V–3.60V
- Pin-compatible with CY62147CV25, CY62147CV30, and CY62147CV33
- Ultra-low active power
- Typical active current: 1.5 mA @ f = 1 MHz
- Typical active current: 8 mA @ f = f<sub>max</sub>
- Ultra low standby power
- Easy memory expansion with CE, and OE features
- Automatic power-down when deselected
- CMOS for optimum speed/power
- Packages offered 48-ball BGA and 44-pin TSOPII
- Also available in Lead-Free packages
- Byte power-down feature

### Functional Description<sup>[1]</sup>

The CY62147DV30 is a high-performance CMOS static RAM organized as 256K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has

# 4-Mbit (256K x 16) Static RAM

an automatic power-down feature that significantly reduces power consumption. The device can also be put into standby mode reducing power consumption by more than 99% when deselected (CE HIGH or both BLE and BHE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation (CE LOW and WE LOW).

<u>Writing</u> to the device is <u>accomplished</u> by taking Chip Enable (<u>CE</u>) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified <u>on the</u> address pins (A<sub>0</sub> through A<sub>17</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>).

Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on  $I/O_0$  to  $I/O_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on  $I/O_8$  to  $I/O_{15}$ . See the truth table at the back of this data sheet for a complete description of read and write modes.

The CY62147DV30 is available in a 48-ball VFBGA, 44 Pin TSOPII packages.



#### Note:

1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.



Pin Configuration<sup>[2, 3, 4]</sup>

### VFBGA (Top View)



#### 44 TSOP II (Top View)

### **Product Portfolio**

|               |       |                             |      |       | Power Dissipation          |           |                            |      |                            |                       |
|---------------|-------|-----------------------------|------|-------|----------------------------|-----------|----------------------------|------|----------------------------|-----------------------|
|               |       |                             |      | Speed |                            | Operating | g I <sub>CC</sub> (mA)     |      |                            |                       |
| Product       | v     | V <sub>CC</sub> Range (V)   |      | (ns)  | f = 1                      | MHz       | f = 1                      | max  | Standby                    | I <sub>SB2</sub> (μΑ) |
|               | Min.  | <b>Typ</b> . <sup>[5]</sup> | Max. |       | <b>Typ.</b> <sup>[5]</sup> | Max.      | <b>Typ.</b> <sup>[5]</sup> | Max. | <b>Typ.</b> <sup>[5]</sup> | Max.                  |
| CY62147DV30L  | 2.20V | 3.0                         | 3.60 | 45    | 1.5                        | 3         | 10                         | 20   | 2                          | 12                    |
| CY62147DV30LL |       |                             |      |       |                            |           |                            |      |                            | 8                     |
| CY62147DV30L  | 2.20V | 3.0                         | 3.60 | 55    | 1.5                        | 3         | 8                          | 15   | 2                          | 12                    |
| CY62147DV30LL |       |                             |      |       |                            |           |                            |      |                            | 8                     |
| CY62147DV30L  | 2.20V | 3.0                         | 3.60 | 70    | 1.5                        | 3         | 8                          | 15   | 2                          | 12                    |
| CY62147DV30LL |       |                             |      |       |                            |           |                            |      |                            | 8                     |

#### Notes:

2. NC pins are not internally connected on the die.

Not plins are not internally connected on the die.
 DNU plins have to be left floating or tied to V<sub>SS</sub> to ensure proper application.
 Pins H1, G2, and H6 in the BGA package are address expansion plins for 8 Mb, 16 Mb, and 32 Mb, respectively.
 Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C.



# CY62147DV30

## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature65°C to +150°C                                                           |
|---------------------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied55°C to +125°C                                     |
| Supply Voltage to Ground<br>Potential0.3V to + V <sub>CC(MAX)</sub> + 0.3V                  |
| DC Voltage Applied to Outputs in High-Z State <sup>[6,7]</sup> 0.3V to $V_{CC(MAX)}$ + 0.3V |

DC Input Voltage<sup>[6,7]</sup>.....-0.3V to  $V_{CC(MAX)}$  + 0.3V

Output Current into Outputs (LOW)...... 20 mA

Static Discharge Voltage...... >2001V

(per MIL-STD-883, Method 3015)

Latch-up Current.....>200 mA

| Device        | Range      | Ambient Tem-<br>perature (T <sub>A</sub> ) | <b>V<sub>cc</sub></b> <sup>[8]</sup> |
|---------------|------------|--------------------------------------------|--------------------------------------|
| CY62147DV30L  | Industrial | –40°C to +85°C                             | 2.20V to 3.60V                       |
| CY62147DV30LL |            |                                            |                                      |

#### Electrical Characteristics (Over the Operating Range)

|                  |                                                 |                                                                                                                              |                                                                |    | CY6  | 2147D\                     | /30-45                    | CY6  | 2147D\                     | /30-55                    | CY62147DV30-70 |                            |                           |      |
|------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----|------|----------------------------|---------------------------|------|----------------------------|---------------------------|----------------|----------------------------|---------------------------|------|
| Parameter        | Description                                     | Test C                                                                                                                       | onditions                                                      |    | Min. | <b>Typ.</b> <sup>[5]</sup> | Max.                      | Min. | <b>Typ.</b> <sup>[5]</sup> | Max.                      | Min.           | <b>Typ.</b> <sup>[5]</sup> | Max.                      | Unit |
| V <sub>OH</sub>  |                                                 | I <sub>OH</sub> = –0.1 mA                                                                                                    | V <sub>CC</sub> = 2.20V                                        |    | 2.0  |                            |                           | 2.0  |                            |                           | 2.0            |                            |                           | V    |
|                  | Voltage                                         | I <sub>OH</sub> = –1.0 mA                                                                                                    | V <sub>CC</sub> = 2.70V                                        |    | 2.4  |                            |                           | 2.4  |                            |                           | 2.4            |                            |                           | V    |
| V <sub>OL</sub>  |                                                 | I <sub>OL</sub> = 0.1 mA                                                                                                     | V <sub>CC</sub> = 2.20V                                        |    |      |                            | 0.4                       |      |                            | 0.4                       |                |                            | 0.4                       | V    |
|                  | Voltage                                         | I <sub>OL</sub> = 2.1 mA                                                                                                     | V <sub>CC</sub> = 2.70V                                        |    |      |                            | 0.4                       |      |                            | 0.4                       |                |                            | 0.4                       | V    |
| V <sub>IH</sub>  | Input HIGH<br>Voltage                           | V <sub>CC</sub> = 2.2V to                                                                                                    | 2.7V                                                           |    | 1.8  |                            | V <sub>CC</sub> +<br>0.3V | 1.8  |                            | V <sub>CC</sub> +<br>0.3V | 1.8            |                            | V <sub>CC</sub> +<br>0.3V | V    |
|                  |                                                 | V <sub>CC</sub> = 2.7V to                                                                                                    | 3.6V                                                           |    | 2.2  |                            | V <sub>CC</sub> +<br>0.3V | 2.2  |                            | V <sub>CC</sub> +<br>0.3V | 2.2            |                            | V <sub>CC</sub> +<br>0.3V | V    |
| V <sub>IL</sub>  |                                                 | V <sub>CC</sub> = 2.2V to                                                                                                    | 2.7V                                                           |    | -0.3 |                            | 0.6                       | -0.3 |                            | 0.6                       | -0.3           |                            | 0.6                       | V    |
|                  | Voltage                                         | V <sub>CC</sub> = 2.7V to                                                                                                    | 3.6V                                                           |    | -0.3 |                            | 0.8                       | -0.3 |                            | 0.8                       | -0.3           |                            | 0.8                       | V    |
| I <sub>IX</sub>  | Input<br>Leakage<br>Current                     | GND <u>&lt;</u> V <sub>I</sub> <u>&lt;</u> V <sub>C</sub>                                                                    | C                                                              |    | -1   |                            | +1                        | -1   |                            | +1                        | -1             |                            | +1                        | μA   |
| I <sub>OZ</sub>  | Output<br>Leakage<br>Current                    | GND <u>≤</u> V <sub>O</sub> <u>≤</u> V<br>Disabled                                                                           | <sub>CC</sub> , Output                                         |    | -1   |                            | +1                        | -1   |                            | +1                        | -1             |                            | +1                        | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub><br>Operating                    | f = f <sub>MAX</sub> =<br>1/t <sub>RC</sub>                                                                                  | V <sub>CC</sub> =V <sub>CCmax</sub><br>I <sub>OUT</sub> = 0 mA |    |      | 10                         | 20                        |      | 8                          | 15                        |                | 8                          | 15                        | mA   |
|                  | Supply<br>Current                               | f = 1 MHz                                                                                                                    | CMOS levels                                                    |    |      | 1.5                        | 3                         |      | 1.5                        | 3                         |                | 1.5                        | 3                         | mA   |
| I <sub>SB1</sub> | Automatic                                       | $\overline{CE} \ge V_{CC} - 0.2$                                                                                             | 2V,                                                            | L  |      | 2                          | 12                        |      | 2                          | 12                        |                | 2                          | 12                        | μA   |
|                  | Power-Down<br>Current —<br>CMOS                 | $V_{IN} \ge V_{CC} = 0.2 V_{f}$<br>f = f <sub>MAX</sub> (Addr<br>Only),<br><u>f = 0 (OE, WE</u><br>BLE), V <sub>CC</sub> = 3 | ess and Data                                                   | LL |      |                            | 8                         |      |                            | 8                         |                |                            | 8                         |      |
| I <sub>SB2</sub> | Automatic                                       | CE <u>≥</u> V <sub>CC</sub> – 0                                                                                              |                                                                | L  |      | 2                          | 12                        |      | 2                          | 12                        |                | 2                          | 12                        | μA   |
|                  | CE<br>Power-Down<br>Current —<br>CMOS<br>Inputs | $V_{IN} \ge V_{CC} - 0$<br>$V_{IN} \le 0.2V$ ,<br>f = 0, $V_{CC} = 3$                                                        |                                                                | LL |      |                            | 8                         |      |                            | 8                         |                |                            | 8                         |      |

Notes:

Notes:
 V<sub>IL(min.)</sub> = -2.0V for pulse durations less than 20 ns.
 V<sub>IH(max)</sub>=V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns.
 Full device AC operation assumes a 100-µs ramp time from 0 to V<sub>CC</sub>(min) and 200-µs wait time after V<sub>CC</sub> stabilization.



#### Capacitance (for all packages)<sup>[9]</sup>

| Parameter        | Description        | Test Conditions                           | Max. | Unit |
|------------------|--------------------|-------------------------------------------|------|------|
| C <sub>IN</sub>  |                    | $T_{A} = 25^{\circ}C, f = 1 \text{ MHz},$ | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$                    | 10   | pF   |

#### Thermal Resistance<sup>[9]</sup>

| Parameter       | Description                                 | Test Conditions                                                         | BGA  | TSOP II | Unit |
|-----------------|---------------------------------------------|-------------------------------------------------------------------------|------|---------|------|
| Θ <sub>JA</sub> | Thermal Resistance<br>(Junction to Ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 72   | 75.13   | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance<br>(Junction to Case)    |                                                                         | 8.86 | 8.95    | °C/W |

## AC Test Loads and Waveforms<sup>[10]</sup>



| Parameters      | 2.50V | 3.0V | Unit |
|-----------------|-------|------|------|
| R1              | 16667 | 1103 | Ω    |
| R2              | 15385 | 1554 | Ω    |
| R <sub>TH</sub> | 8000  | 645  | Ω    |
| V <sub>TH</sub> | 1.20  | 1.75 | V    |

#### Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                          | Conditions                                                                                                                                                                            |    | Min.            | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit |
|---------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------|----------------------------|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |                                                                                                                                                                                       |    | 1.5             |                            |      | V    |
| ICCDR                           | Data Retention Current               | $\frac{V_{CC}}{CE} = 1.5V$ $\frac{V_{CC}}{CE} = V_{CC} - 0.2V,$                                                                                                                       | L  |                 |                            | 9    | μA   |
|                                 |                                      | $\begin{array}{l} \text{CE} \geq V_{\text{CC}} - 0.2\text{V}, \\ \text{V}_{\text{IN}} \geq V_{\text{CC}} - 0.2\text{V} \text{ or } \text{V}_{\text{IN}} \leq 0.2\text{V} \end{array}$ | LL |                 |                            | 6    |      |
| t <sub>CDR</sub> <sup>[9]</sup> | Chip Deselect to Data Retention Time |                                                                                                                                                                                       |    | 0               |                            |      | ns   |
| t <sub>R</sub> <sup>[11]</sup>  | Operation Recovery Time              |                                                                                                                                                                                       |    | t <sub>RC</sub> |                            |      | ns   |

#### Data Retention Waveform<sup>[12]</sup>



Notes:

9. Tested initially and after any design or process changes that may affect these parameters.

10. Test condition for the 45 ns part is a load capacitance of 30 pF.

11. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub>  $\geq$  100 µs or stable at V<sub>CC(min.)</sub>  $\geq$  100 µs. 12. BHE BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE.



#### Switching Characteristics Over the Operating Range<sup>[13]</sup>

|                             |                                            | 45 r | າs <sup>[10]</sup> | 55 ns |      | 70 ns |      |      |
|-----------------------------|--------------------------------------------|------|--------------------|-------|------|-------|------|------|
| Parameter                   | Description                                | Min. | Max.               | Min.  | Max. | Min.  | Max. | Unit |
| Read Cycle                  |                                            | •    |                    |       | I    |       |      |      |
| t <sub>RC</sub>             | Read Cycle Time                            | 45   |                    | 55    |      | 70    |      | ns   |
| t <sub>AA</sub>             | Address to Data Valid                      |      | 45                 |       | 55   |       | 70   | ns   |
| t <sub>OHA</sub>            | Data Hold from Address Change              | 10   |                    | 10    |      | 10    |      | ns   |
| t <sub>ACE</sub>            | CE LOW to Data Valid                       |      | 45                 |       | 55   |       | 70   | ns   |
| t <sub>DOE</sub>            | OE LOW to Data Valid                       |      | 25                 |       | 25   |       | 35   | ns   |
| t <sub>LZOE</sub>           | OE LOW to LOW Z <sup>[14]</sup>            | 5    |                    | 5     |      | 5     |      | ns   |
| t <sub>HZOE</sub>           | OE HIGH to High Z <sup>[14, 15]</sup>      |      | 15                 |       | 20   |       | 25   | ns   |
| t <sub>LZCE</sub>           | CE LOW to Low Z <sup>[14]</sup>            | 10   |                    | 10    |      | 10    |      | ns   |
| t <sub>HZCE</sub>           | CE HIGH to High Z <sup>[14, 15]</sup>      |      | 20                 |       | 20   |       | 25   | ns   |
| t <sub>PU</sub>             | CE LOW to Power-Up                         | 0    |                    | 0     |      | 0     |      | ns   |
| t <sub>PD</sub>             | CE HIGH to Power-Down                      |      | 45                 |       | 55   |       | 70   | ns   |
| t <sub>DBE</sub>            | BLE/BHE LOW to Data Valid                  |      | 45                 |       | 55   |       | 70   | ns   |
| t <sub>LZBE</sub>           | BLE/BHE LOW to Low Z <sup>[14]</sup>       | 10   |                    | 10    |      | 10    |      | ns   |
| t <sub>HZBE</sub>           | BLE/BHE HIGH to HIGH Z <sup>[14, 15]</sup> |      | 15                 |       | 20   |       | 25   | ns   |
| Write Cycle <sup>[16]</sup> | · ·                                        |      |                    |       |      |       |      |      |
| t <sub>WC</sub>             | Write Cycle Time                           | 45   |                    | 55    |      | 70    |      | ns   |
| t <sub>SCE</sub>            | CE LOW to Write End                        | 40   |                    | 40    |      | 60    |      | ns   |
| t <sub>AW</sub>             | Address Set-up to Write End                | 40   |                    | 40    |      | 60    |      | ns   |
| t <sub>HA</sub>             | Address Hold from Write End                | 0    |                    | 0     |      | 0     |      | ns   |
| t <sub>SA</sub>             | Address Set-up to Write Start              | 0    |                    | 0     |      | 0     |      | ns   |
| t <sub>PWE</sub>            | WE Pulse Width                             | 35   |                    | 40    |      | 45    |      | ns   |
| t <sub>BW</sub>             | BLE/BHE LOW to Write End                   | 40   |                    | 40    |      | 60    |      | ns   |
| t <sub>SD</sub>             | Data Set-up to Write End                   | 25   |                    | 25    |      | 30    |      | ns   |
| t <sub>HD</sub>             | Data Hold from Write End                   | 0    |                    | 0     |      | 0     |      | ns   |
| t <sub>HZWE</sub>           | WE LOW to High-Z <sup>[14, 15]</sup>       |      | 15                 |       | 20   |       | 25   | ns   |
| t <sub>LZWE</sub>           | WE HIGH to Low-Z <sup>[14]</sup>           | 10   |                    | 10    |      | 10    |      | ns   |

Notes:

13. Test conditions for all parameters other than three-state parameters assume signal transition time of 3 ns (1 V/ns) or less, timing reference levels of  $V_{CC(typ)}/2$ , input pulse levels of 0 to  $V_{CC(typ.)}$ , and output loading of the specified  $I_{OL}/I_{OH}$  as shown in the "AC Test Loads and Waveforms" section. 14. At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZBE}$  is less than  $t_{LZDE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  is less than  $t_{LZWE}$  for any given device.

15. t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>outputs</u> enter <u>a high impedence</u> state.
16. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write.



## **Switching Waveforms**

Read Cycle 1 (Address Transition Controlled)<sup>[17, 18]</sup>



DATA VALID

# CURRENT

DATA OUT

V<sub>CC</sub> SUPPLY

Notes: 17. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IL}$ . 18. WE is HIGH for read cycle. 19. Address valid prior to or coincident with  $\overline{CE}$  and  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW.

ťρυ

HIGH IMPEDANCE

t<sub>LZCE</sub>

50%

IMPEDANCE

50%

ICC

 $I_{SB}$ 





## Switching Waveforms (continued)

# Write Cycle No. 1 (WE Controlled)<sup>[16, 20, 21]</sup>



#### Notes:

20. Data I/O is high impedance if  $\overline{OE} = V_{|H}$ . 21. If CE goes HIGH simultaneously with WE =  $V_{|H}$ , the output remains in a high-impedance state. 22. During this period, the I/Os are in output state and input signals should not be applied.



Switching Waveforms (continued)







# Truth Table

| CE | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                | Power                      |
|----|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power-Down | Standby (I <sub>SB</sub> ) |
| Х  | Х  | Х  | Н   | Н   | High Z                                                                                           | Deselect/Power-Down | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | L   | L   | Data Out (I/O <sub>O</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | Н   | L   | Data Out (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | Н   | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | L   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Н   | L   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | Н   | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | L   | Data In (I/O <sub>O</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Н   | L   | Data In (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z  | Write               | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | Н   | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z  | Write               | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Name | Package Type                                                 | Operating<br>Range |
|---------------|----------------------|-----------------|--------------------------------------------------------------|--------------------|
| 45            | CY62147DV30LL-45BVI  | BV48A           | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)              | Industrial         |
|               | CY62147DV30LL-45BVXI |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)<br>(Pb-free) |                    |
|               | CY62147DV30LL-45ZSXI | ZS-44           | 44-pin TSOP II (Pb-free)                                     |                    |
| 55            | CY62147DV30L-55BVI   | BV48A           | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)              | Industrial         |
|               | CY62147DV30L-55BVXI  |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)<br>(Pb-free) |                    |
|               | CY62147DV30LL-55BVI  |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)              |                    |
|               | CY62147DV30LL-55BVXI |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)<br>(Pb-free) |                    |
| 55            | CY62147DV30L-55ZSXI  | ZS-44           | 44-pin TSOP II (Pb-free)                                     | Industrial         |
|               | CY62147DV30LL-55ZSXI |                 |                                                              |                    |
| 70            | CY62147DV30L-70BVI   | BV48A           | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)              | Industrial         |
|               | CY62147DV30L-70BVXI  |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)<br>(Pb-free) |                    |
|               | CY62147DV30LL-70BVI  |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)              |                    |
|               | CY62147DV30LL-70BVXI |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)<br>(Pb-free) |                    |
| 70            | CY62147DV30L-70ZSXI  | ZS-44           | 44-pin TSOP II (Pb-free)                                     | Industrial         |
|               | CY62147DV30LL-70ZSXI |                 |                                                              |                    |



# Package Diagram





TOP VIEW



51-85150-\*B





#### Package Diagram (continued)



MoBL is a registered trademark, and More Battery Life is a trademark, of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2005. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



# Document History Page

| Document Title:CY62147DV30 MoBL <sup>®</sup> 4-Mbit (256K x 16) Static RAM<br>Document Number: 38-05340 |         |            |                    |                                                                                                                                                                                                                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------|---------|------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                                                    | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                      |
| **                                                                                                      | 127481  | 06/17/03   | HRT                | New Data Sheet                                                                                                                                                                                                                                                                                                                             |
| *A                                                                                                      | 131010  | 01/23/04   | CBD                | Change from Advance to Preliminary                                                                                                                                                                                                                                                                                                         |
| *B                                                                                                      | 213252  | See ECN    | AJU                | Change from Preliminary to Final<br>Added 70 ns speed bin<br>Modified footnote 7 to include ramp time and wait time<br>Modified input and output capacitance values to 10 pF<br>Modified Thermal Resistance values on page 4<br>Added "Byte power-down feature" in the features section<br>Modified Ordering Information for Pb-free parts |
| *C                                                                                                      | 257349  | See ECN    | PCI                | Modified ordering information for 70-ns Speed Bin                                                                                                                                                                                                                                                                                          |
| *D                                                                                                      | 316039  | See ECN    | PCI                | Added 45-ns Speed Bin in AC, DC and Ordering Information tables<br>Added Footnote #10 on page #4<br>Added Pb-free package ordering information on page # 9<br>Changed 44-lead TSOP-II package name on page 11 from Z44 to ZS44<br>Standardized Icc values across 'L' and 'LL' bins                                                         |