SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

#### **FEATURES**

- Low Standby Current Consumption of 1 μA Max
- I2C to Parallel Port Expander
- Open-Drain Active-Low Interrupt Output
- Operating Power-Supply Voltage Range of 2.3 V to 5.5 V
- 5-V Tolerant I/O Ports
- 400-kHz Fast I<sup>2</sup>C Bus
- Three Hardware Address Pins Allow up to Eight Devices on the I<sup>2</sup>C/SMBus
- Input/Output Configuration Register
- · Polarity Inversion Register
- Internal Power-On Reset

- Power-Up With All Channels Configured as Inputs
- No Glitch on Power-Up
- Noise Filter on SCL/SDA Inputs
- Latched Outputs With High-Current Drive Maximum Capability for Directly Driving LEDs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)









### **DESCRIPTION/ORDERING INFORMATION**

This 8-bit I/O expander for the two-line bidirectional bus ( $I^2C$ ) is designed for 2.3-V to 5.5-V V<sub>CC</sub> operation. It provides general-purpose remote I/O expansion for most microcontroller families via the  $I^2C$  interface [serial clock (SCL), serial data (SDA)].

The PCA9534A consists of one 8-bit configuration (input or output selection), input port, output port, and polarity inversion (active high or active low) register. At power on, the I/Os are configured as inputs. However, the system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding input or output register. The polarity of the input port register can be inverted with the polarity inversion register. All registers can be read by the system master.

The system master can reset the PCA9534A in the event of a timeout or other improper operation by utilizing the power-on reset feature, which puts the registers in their default state and initializes the I<sup>2</sup>C/SMBus state machine.

The PCA9534A open-drain interrupt (INT) output is activated when any input state differs from its corresponding input port register state and is used to indicate to the system master that an input state has changed.

INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the PCA9534A can remain a simple slave device.

The device's outputs (latched) have high-current drive capability for directly driving LEDs. It has low current consumption.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TEXAS INSTRUMENTS www.ti.com

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

Three hardware pins (A0, A1, and A2) are used to program and vary the fixed I<sup>2</sup>C address and allow up to eight devices to share the same I<sup>2</sup>C bus or SMBus.

The PCA9534A is pin-to-pin and I<sup>2</sup>C address compatible with the PCF8574A. However, software changes are required due to the enhancements in the PCA9534A over the PCF8574A.

The PCA9534A is a low-power version of the PCA9554A. The only difference between the PCA9534A and PCA9554A is that the PCA9534A eliminates an internal I/O pullup resistor, which dramatically reduces power consumption in the standby mode when the I/Os are held low.

The PCA9534A and PCA9534 are identical, except for their fixed  $I^2C$  address. This allows for up to 16 of these devices (8 of each) on the same  $I^2C$  bus.

#### ORDERING INFORMATION

| T <sub>A</sub>                               | P            | ACKAGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------------------------------------|--------------|-----------------------|-----------------------|------------------|
|                                              | QFN – RGT    | Reel of 3000          | PCA9534ARGTR          | PREVIEW          |
|                                              | QFN – RGV    | Reel of 2500          | PCA9534ARGVR          | PREVIEW          |
| QSOP – DBQ SOIC – DW -40°C to 85°C SSOP – DB | QSOP - DBQ   | Reel of 2500          | PCA9534ADBQR          | PDA534A          |
|                                              | SOIC DW      | Tube of 40            | PCA9534ADW            | DCA0E24A         |
|                                              | Reel of 2000 | PCA9534ADWR           | PCA9534A              |                  |
|                                              | SSOD DB      | Reel of 2000          | PCA9534ADBR           | PDA534A          |
|                                              | 330F - DB    | Tube of 80            | PCA9534ADB            | PDA554A          |
|                                              | TSSOP – PW   | Tube of 90            | PCA9534APW            | DD524A           |
|                                              | 1330P – PW   | Reel of 2000          | PCA9534APWR           | PD534A           |
|                                              | TVSOP - DGV  | Reel of 2000          | PCA9534ADGVR          | PD534A           |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

## **TERMINAL FUNCTIONS**

| NO                                                                        | •                             |                 |                                                                         |
|---------------------------------------------------------------------------|-------------------------------|-----------------|-------------------------------------------------------------------------|
| QSOP (DBQ),<br>SOIC (DW),<br>SSOP (DB),<br>TSSOP (PW), AND<br>TVSOP (DGV) | QFN (RGT)<br>AND<br>QFN (RGV) | NAME            | DESCRIPTION                                                             |
| 1                                                                         | 15                            | A0              | Address input. Connect directly to $V_{CC}$ or ground.                  |
| 2                                                                         | 16                            | A1              | Address input. Connect directly to $V_{CC}$ or ground.                  |
| 3                                                                         | 1                             | A2              | Address input. Connect directly to V <sub>CC</sub> or ground.           |
| 4                                                                         | 2                             | P0              | P-port input/output. Push-pull design structure.                        |
| 5                                                                         | 3                             | P1              | P-port input/output. Push-pull design structure.                        |
| 6                                                                         | 4                             | P2              | P-port input/output. Push-pull design structure.                        |
| 7                                                                         | 5                             | P3              | P-port input/output. Push-pull design structure.                        |
| 8                                                                         | 6                             | GND             | Ground                                                                  |
| 9                                                                         | 7                             | P4              | P-port input/output. Push-pull design structure.                        |
| 10                                                                        | 8                             | P5              | P-port input/output. Push-pull design structure.                        |
| 11                                                                        | 9                             | P6              | P-port input/output. Push-pull design structure.                        |
| 12                                                                        | 10                            | P7              | P-port input/output. Push-pull design structure.                        |
| 13                                                                        | 11                            | ĪNT             | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. |
| 14                                                                        | 12                            | SCL             | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor. |
| 15                                                                        | 13                            | SDA             | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor.  |
| 16                                                                        | 14                            | V <sub>CC</sub> | Supply voltage                                                          |

## **LOGIC DIAGRAM (POSITIVE LOGIC)**



- Pin numbers shown are for DB, DBQ, DGV, DW, or PW package.
- All I/Os are set to inputs at reset.

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007



### SIMPLIFIED SCHEMATIC OF P0 TO P7



A. At power-on reset, all registers return to default values.

### I/O Port

When an I/O is configured as an input, FETs Q1 and Q2 are off, creating a high-impedance input. The input voltage may be raised above  $V_{CC}$  to a maximum of 5.5 V.

If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low-impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation.

### I<sup>2</sup>C Interface

The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

 $I^2C$  communication with this device is initiated by a master sending a start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 1). After the start condition, the device address byte is sent, MSB first, including the data direction bit (R/W).

After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the start and the stop conditions.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (start or stop) (see Figure 2).

A stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 1).

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

Any number of data bytes can be transferred from the transmitter to receiver between the start and the stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 3). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation.

A master receiver will signal an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition.



Figure 1. Definition of Start and Stop Conditions



Figure 2. Bit Transfer



Figure 3. Acknowledgment on I<sup>2</sup>C Bus

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007



#### Interface Definition

| ВҮТЕ                           | BIT     |    |    |    |    |    |    |         |  |
|--------------------------------|---------|----|----|----|----|----|----|---------|--|
|                                | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |  |
| I <sup>2</sup> C slave address | L       | Н  | Н  | Н  | A2 | A1 | A0 | R/W     |  |
| Px I/O data bus                | P7      | P6 | P5 | P4 | P3 | P2 | P1 | P0      |  |

#### **Device Address**

Figure 4 shows the address byte of the PCA9534A.



Figure 4. PCA9534A Address

#### **Address Reference**

|    | INPUTS |    | 120 DUG CLAVE ADDDESS              |
|----|--------|----|------------------------------------|
| A2 | A1     | A0 | I <sup>2</sup> C BUS SLAVE ADDRESS |
| L  | L      | L  | 56 (decimal), 38 (hexadecimal)     |
| L  | L      | Н  | 57 (decimal), 39 (hexadecimal)     |
| L  | Н      | L  | 58 (decimal), 3A (hexadecimal)     |
| L  | Н      | Н  | 59 (decimal), 3B (hexadecimal)     |
| Н  | L      | L  | 60 (decimal), 3C (hexadecimal)     |
| Н  | L      | Н  | 61 (decimal), 3D (hexadecimal)     |
| Н  | Н      | L  | 62 (decimal), 3E (hexadecimal)     |
| Н  | Н      | Н  | 63 (decimal), 3F (hexadecimal)     |

The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected, while a low (0) selects a write operation.

### **Control Register and Command Byte**

Following the successful acknowledgment of the address byte, the bus master sends a command byte which is stored in the control register in the PCA9534A. Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission.

Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent.



Figure 5. Control Register Bits

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

### **Command Byte**

|    | CONTROL REGISTER BITS COMMAND BYTE (HEX) |            | REGISTER           | PROTOCOL        | POWER-UP<br>DEFAULT |
|----|------------------------------------------|------------|--------------------|-----------------|---------------------|
| B1 | В0                                       | BIIE (HEA) |                    |                 | DEFAULT             |
| 0  | 0                                        | 0x00       | Input Port         | Read byte       | XXXX XXXX           |
| 0  | 1                                        | 0x01       | Output Port        | Read/write byte | 1111 1111           |
| 1  | 0                                        | 0x02       | Polarity Inversion | Read/write byte | 0000 0000           |
| 1  | 1                                        | 0x03       | Configuration      | Read/write byte | 1111 1111           |

## **Register Descriptions**

The input port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level.

Before a read operation, a write transmission is sent with the command byte to let the I<sup>2</sup>C device know that the input port register will be accessed next.

### Register 0 (Input Port Register)

| BIT     | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | Х  | Χ  | Χ  | Χ  | Χ  | Χ  | Χ  | Χ  |

The output port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value.

### Register 1 (Output Port Register)

| BIT     | 07 | O6 | O5 | 04 | О3 | O2 | 01 | 00 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

The polarity inversion register (register 2) allows polarity inversion of pins defined as inputs by the configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained.

### Register 2 (Polarity Inversion Register)

| BIT     | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

The configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output.

### Register 3 (Configuration Register)

| BIT     | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

### **Power-On Reset**

When power (from 0 V) is applied to  $V_{CC}$ , an internal power-on reset holds the PCA9534A in a reset condition until  $V_{CC}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the PCA9534A registers and  $I^2C/SMBus$  state machine initialize to their default states. After that,  $V_{CC}$  must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle.

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007



### Interrupt Output (INT)

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time,  $t_{iv}$ , the signal  $\overline{INT}$  is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt or in a stop event. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal. In a stop event,  $\overline{INT}$  is cleared after the rising edge of SDA. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as  $\overline{INT}$ .

Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register.

The INT output has an open-drain structure and requires pull-up resistor to V<sub>CC</sub>.

### **Bus Transactions**

Data is exchanged between the master and PCA9534A through write and read commands.

#### Writes

Data is transmitted to the PCA9534A by sending the device address and setting the least-significant bit to a logic 0 (see Figure 4 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte (see Figure 6 and Figure 7). There is no limitation on the number of data bytes sent in one write transmission.



Figure 6. Write to Output Port Register



Figure 7. Write to Configuration or Polarity Inversion Registers

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

#### Reads

The bus master first must send the PCA9534A address with the least-significant bit set to a logic 0 (see Figure 4 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but, this time, the least-significant bit is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9534A (see Figure 8 and Figure 9). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data.



Figure 8. Read From Register



- A. This figure assumes that the command byte has previously been programmed with 00h.
- B. Transfer of data can be stopped at any moment by a stop condition.
- C. This figure eliminates the command byte transfer, a restart and slave address call between the initial slave address call and the actual data transfer from the P Port. See Figure 8 for these details.

Figure 9. Read Input Port Register

# **PCA9534A**

# REMOTE 8-BIT I<sup>2</sup>C AND SMBus LOW-POWER I/O EXPANDER WITH INTERRUPT OUTPUT AND CONFIGURATION REGISTERS



SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                            |                             | MIN  | MAX  | UNIT     |  |
|------------------|--------------------------------------------|-----------------------------|------|------|----------|--|
| $V_{CC}$         | Supply voltage range                       |                             | -0.5 | 6    | V        |  |
| VI               | Input voltage range <sup>(2)</sup>         |                             | -0.5 | 6    | V        |  |
| Vo               | Output voltage range <sup>(2)</sup>        |                             | -0.5 | 6    | V        |  |
| I <sub>IK</sub>  | Input clamp current                        | V <sub>I</sub> < 0          |      | -20  | mA       |  |
| l <sub>OK</sub>  | Output clamp current                       | V <sub>O</sub> < 0          |      | -20  | mA       |  |
| I <sub>IOK</sub> | Input/output clamp current                 | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20  | mA       |  |
| I <sub>OL</sub>  | Continuous output low current              | $V_O = 0$ to $V_{CC}$       |      | 50   | mA       |  |
| I <sub>OH</sub>  | Continuous output high current             | $V_O = 0$ to $V_{CC}$       |      | -50  | mA       |  |
|                  | Continuous current through GND             |                             |      | -250 | mA       |  |
| I <sub>CC</sub>  | Continuous current through V <sub>CC</sub> |                             | 160  |      |          |  |
|                  |                                            | DB package                  |      | 82   |          |  |
|                  |                                            | DBQ package                 |      | 90   | 90<br>86 |  |
|                  |                                            | DGV package                 |      | 86   |          |  |
| 0                | Dealtage thermal impedance (3)             | DW package                  |      | 46   | °C/M     |  |
| $\theta_{JA}$    | Package thermal impedance (3)              | N package                   |      | 67   | °C/W     |  |
|                  |                                            | PW package                  |      | 88   | 88       |  |
|                  |                                            | RGT package                 |      | TBD  |          |  |
|                  |                                            | RGV package                 |      | TBD  |          |  |
| T <sub>stg</sub> | Storage temperature range                  |                             | -65  | 150  | °C       |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **Recommended Operating Conditions**

|                 |                                |              | MIN                   | MAX                 | UNIT |
|-----------------|--------------------------------|--------------|-----------------------|---------------------|------|
| V <sub>CC</sub> | Supply voltage                 |              | 2.3                   | 5.5                 | V    |
| V               | High level input valtage       | SCL, SDA     | 0.7 × V <sub>CC</sub> | 5.5                 | V    |
| V <sub>IH</sub> | High-level input voltage       | A2-A0, P7-P0 | 2                     | 5.5                 | V    |
| V               | Low level input veltage        | SCL, SDA     | -0.5                  | $0.3 \times V_{CC}$ | V    |
| V <sub>IL</sub> | Low-level input voltage        | A2-A0, P7-P0 | -0.5                  | -0.5 0.8            | V    |
| I <sub>OH</sub> | High-level output current      | P7-P0        |                       | -10                 | mA   |
| I <sub>OL</sub> | Low-level output current       | P7-P0        |                       | 25                  | mA   |
| T <sub>A</sub>  | Operating free-air temperature |              | -40                   | 85                  | °C   |

The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

### **Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                            | TEST CONDITIONS                                                                    | V <sub>cc</sub>  | MIN           | TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------|------------------|---------------|--------------------|------|------|
| V <sub>IK</sub> | Input diode clamp voltage            | I <sub>I</sub> = -18 mA                                                            | 2.3 V to 5.5 V   | -1.2          |                    |      | V    |
| $V_{POR}$       | Power-on reset voltage               | $V_I = V_{CC}$ or GND, $I_O = 0$                                                   | V <sub>POR</sub> |               | 1.5                | 1.65 | V    |
|                 |                                      |                                                                                    | 2.3 V            | 1.8           |                    |      |      |
|                 |                                      |                                                                                    | 3 V              | 2.6           |                    |      |      |
|                 |                                      | $I_{OH} = -8 \text{ mA}$                                                           | 4.5 V            | 4.1           |                    |      |      |
| .,              |                                      |                                                                                    | 4.75 V           | 4.1           |                    |      |      |
| $V_{OH}$        | P-port high-level output voltage (2) |                                                                                    | 2.3 V            | 1.7           |                    |      | V    |
|                 |                                      | 10 1                                                                               | 3 V              | 2.5           |                    |      |      |
|                 |                                      | $I_{OH} = -10 \text{ mA}$                                                          | 4.5 V            | 4             |                    |      |      |
|                 |                                      |                                                                                    | 4.75 V           | 4             |                    |      | ļ    |
|                 | SDA                                  | V <sub>OL</sub> = 0.4 V                                                            | 2.3 V to 5.5 V   | 3             | 8                  |      |      |
|                 |                                      |                                                                                    | 2.3 V            | 8             | 10                 |      |      |
|                 |                                      | V 05V                                                                              | 3 V              | 8             | 14                 |      |      |
|                 |                                      | $V_{OL} = 0.5 \text{ V}$                                                           | 4.5 V            | 8             | 17                 |      |      |
|                 | D = = = (3)                          |                                                                                    | 4.75 V           | 8             | 35                 |      | mA   |
| l <sub>OL</sub> | P port <sup>(3)</sup>                |                                                                                    | 2.3 V            | 10            | 13                 |      |      |
|                 |                                      | V 0.7.V                                                                            | 3 V              | 10            | 19                 |      |      |
|                 |                                      | $V_{OL} = 0.7 V$                                                                   | 4.5 V            | 10            | 24                 |      |      |
|                 |                                      |                                                                                    | 4.75 V           | 10            | 45                 |      |      |
|                 | INT                                  | V <sub>OL</sub> = 0.4 V                                                            | 2.3 V to 5.5 V   | to 5.5 V 3 10 |                    |      |      |
|                 | SCL, SDA                             | V V ~ CND                                                                          | 227/4-557        |               |                    | ±1   | ^    |
| Iį              | A2-A0                                | $V_I = V_{CC}$ or GND                                                              | 2.3 V to 5.5 V   |               |                    | ±1   | μΑ   |
| I <sub>IH</sub> | P port                               | $V_{I} = V_{CC}$                                                                   | 2.3 V to 5.5 V   |               |                    | 1    | μΑ   |
| I <sub>IL</sub> | P port                               | V <sub>I</sub> = GND                                                               | 2.3 V to 5.5 V   |               |                    | -1   | μΑ   |
|                 |                                      |                                                                                    | 5.5 V            |               | 104                | 175  |      |
|                 |                                      | $V_I = V_{CC}$ or GND, $I_O = 0$ ,<br>$I/O = inputs$ , $f_{scl} = 400 \text{ kHz}$ | 3.6 V            |               | 50                 | 90   |      |
|                 | Operating mode                       | We impate, isci = 100 iti iz                                                       | 2.7 V            |               | 20                 | 65   |      |
|                 | Operating mode                       |                                                                                    | 5.5 V            |               | 60                 | 150  |      |
| $I_{CC}$        |                                      | $V_I = V_{CC}$ or GND, $I_O = 0$ ,<br>$I/O = inputs$ , $f_{scl} = 100 \text{ kHz}$ | 3.6 V            |               | 15                 | 40   | μΑ   |
|                 |                                      | I/O = Inputs, I <sub>SCI</sub> = 100 KI I2                                         | 2.7 V            |               | 8                  | 20   |      |
|                 |                                      |                                                                                    | 5.5 V            |               | 0.25               | 1    |      |
|                 | Standby mode                         | $V_I = GND$ , $I_O = 0$ ,<br>$I/O = inputs$ , $f_{scl} = 0$ kHz                    | 3.6 V            |               | 0.2                | 0.9  |      |
|                 |                                      | I/O = Inputs, I <sub>SCI</sub> = 5 KHZ                                             | 2.7 V            |               | 0.1                | 0.8  |      |
| 41              | Additional current in standby        | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND    | 2.3 V to 5.5 V   |               |                    | 1.5  | A    |
| $\Delta I_{CC}$ | mode                                 | All LED I/Os at $V_I = 4.3 \text{ V}$ , $f_{scl} = 0 \text{ kHz}$                  | 5.5 V            |               |                    | 1    | mA   |
| Cı              | SCL                                  | V <sub>I</sub> = V <sub>CC</sub> or GND                                            | 2.3 V to 5.5 V   |               | 4                  | 5    | pF   |
| C               | SDA                                  |                                                                                    | 0.01/4- 5.51/    |               | 5.5                | 6.5  |      |
| $C_{io}$        | P port                               | $V_{IO} = V_{CC}$ or GND                                                           | 2.3 V to 5.5 V   |               | 8                  | 9.5  | pF   |

 <sup>(1)</sup> All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V V<sub>CC</sub>) and T<sub>A</sub> = 25°C.
 (2) The total current sourced by all I/Os must be limited to 85 mA.

<sup>(3)</sup> Each I/O must be externally limited to a maximum of 25 mA, and the P port (P7-P0) must be limited to a maximum current of 200 mA.

# PCA9534A

# REMOTE 8-BIT I<sup>2</sup>C AND SMBus LOW-POWER I/O EXPANDER WITH INTERRUPT OUTPUT AND CONFIGURATION REGISTERS



SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

## I<sup>2</sup>C Interface Timing Requirements

over operating free-air temperature range (unless otherwise noted) (see Figure 10)

|                       |                                                    |                                          | STANDARD<br>I <sup>2</sup> C BU |      | FAST MOD<br>I <sup>2</sup> C BUS |     | UNIT |
|-----------------------|----------------------------------------------------|------------------------------------------|---------------------------------|------|----------------------------------|-----|------|
|                       |                                                    |                                          | MIN                             | MAX  | MIN                              | MAX |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                   |                                          | 0                               | 100  | 0                                | 400 | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time                   |                                          | 4                               |      | 0.6                              |     | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                    |                                          | 4.7                             |      | 1.3                              |     | μs   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                        |                                          |                                 | 50   |                                  | 50  | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time            |                                          | 250                             |      | 100                              |     | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time             |                                          | 0                               |      | 0                                |     | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                   |                                          |                                 | 1000 | $20 + 0.1C_b^{(1)}$              | 300 | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                   |                                          |                                 | 300  | $20 + 0.1C_b^{(1)}$              | 300 | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                  | 10-pF to 400-pF bus                      |                                 | 300  | $20 + 0.1C_b^{(1)}$              | 300 | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between stop and    | l start                                  | 4.7                             |      | 1.3                              |     | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C start or repeated start condition | setup                                    | 4.7                             |      | 0.6                              |     | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C start or repeated start condition | 4                                        |                                 | 0.6  |                                  | μs  |      |
| t <sub>sps</sub>      | I <sup>2</sup> C stop condition setup              | 4                                        |                                 | 0.6  |                                  | μs  |      |
| t <sub>vd(data)</sub> | Valid data time                                    | SCL low to SDA output valid              | 300                             |      | 50                               |     | ns   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition                   | ACK signal from SCL low to SDA (out) low | 0.3                             | 3.45 | 0.1                              | 0.9 | μs   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load               |                                          |                                 | 400  |                                  | 400 | ns   |

<sup>(1)</sup>  $C_b = total$  capacitive of one bus in pF

### **Switching Characteristics**

over operating free-air temperature range (unless otherwise noted) (see Figure 11 and Figure 12)

|                 | PARAMETER                  | FROM<br>(INPUT) | TO (OUTBUT) | STANDARD I<br>I <sup>2</sup> C BUS | FAST MODE<br>I <sup>2</sup> C BUS |     | UNIT |    |
|-----------------|----------------------------|-----------------|-------------|------------------------------------|-----------------------------------|-----|------|----|
|                 |                            | (INFOT)         | (OUTPUT)    | MIN                                | MAX                               | MIN | MAX  |    |
| t <sub>iv</sub> | Interrupt valid time       | P port          | ĪNT         |                                    | 4                                 |     | 4    | μs |
| t <sub>ir</sub> | Interrupt reset delay time | SCL             | ĪNT         |                                    | 4                                 |     | 4    | μs |
| t <sub>pv</sub> | Output data valid          | SCL             | P7-P0       |                                    | 200                               |     | 200  | ns |
| t <sub>ps</sub> | Input data setup time      | P port          | SCL         | 100                                |                                   | 100 |      | ns |
| t <sub>ph</sub> | Input data hold time       | P port          | SCL         | 1                                  |                                   | 1   |      | μs |



# WITH INTERRUPT OUTPUT AND CONFIGURATION REGISTERS

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

### **TYPICAL CHARACTERISTICS**

#### SUPPLY CURRENT vs TEMPERATURE



# QUIESCENT SUPPLY CURRENT vs TEMPERATURE



#### SUPPLY CURRENT VS SUPPLY VOLTAGE



#### SUPPLY CURRENT VS NUMBER OF I/OS HELD LOW







### **TYPICAL CHARACTERISTICS (continued)**

# I/O OUTPUT LOW VOLTAGE VS TEMPERATURE



# I/O SINK CURRENT vs OUTPUT LOW VOLTAGE



# I/O SINK CURRENT vs OUTPUT LOW VOLTAGE



# I/O SINK CURRENT vs OUTPUT LOW VOLTAGE



www.ti.com

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

### **TYPICAL CHARACTERISTICS (continued)**

I/O OUTPUT HIGH VOLTAGE
vs
TEMPERATURE



I/O SOURCE CURRENT vs
OUTPUT HIGH VOLTAGE



I/O SOURCE CURRENT vs
OUTPUT HIGH VOLTAGE



I/O SOURCE CURRENT vs OUTPUT HIGH VOLTAGE





## **TYPICAL CHARACTERISTICS (continued)**

#### OUTPUT HIGH VOLTAGE VS SUPPLY VOLTAGE



SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

### PARAMETER MEASUREMENT INFORMATION



**SDA LOAD CONFIGURATION** 



**VOLTAGE WAVEFORMS** 

| BYTE | DESCRIPTION              |
|------|--------------------------|
| 1    | I <sup>2</sup> C address |
| 2, 3 | P-port data              |

- C<sub>L</sub> includes probe and jig capacitance.
- All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$ ,  $t_{f}/t_{f} \leq$  30 ns.
- All parameters and waveforms are not applicable to all devices.

Figure 10. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms



## PARAMETER MEASUREMENT INFORMATION (continued)



### INTERRUPT LOAD CONFIGURATION



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r/t_f \leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 11. Interrupt Load Circuit and Voltage Waveforms

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

## PARAMETER MEASUREMENT INFORMATION (continued)



P-PORT LOAD CONFIGURATION



WRITE MODE  $(R/\overline{W} = 0)$ 



- A.  $C_L$  includes probe and jig capacitance.
- B.  $t_{pv}$  is measured from  $0.7 \times V_{CC}$  on SCL to 50% I/O (Pn) output.
- All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$ ,  $t_{I}/t_{I} \leq$  30 ns.
- The outputs are measured one at a time, with one transition per measurement.
- All parameters and waveforms are not applicable to all devices.

Figure 12. P-Port Load Circuit and Voltage Waveforms



## PARAMETER MEASUREMENT INFORMATION (continued)



**SDA LOAD CONFIGURATION** 

P-PORT LOAD CONFIGURATION



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0$  = 50  $\Omega$ ,  $t_r/t_f \leq$  30 ns.
- C. I/Os are configured as inputs.
- D. All parameters and waveforms are not applicable to all devices.

Figure 13. Reset Load Circuits and Voltage Waveforms

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007

### **APPLICATION INFORMATION**

Figure 14 shows an application in which the PCA9534A can be used.



- A. Device address is configured as 0111100 for this example.
- B. P0, P2, and P3 are configured as outputs.
- C. P1, P4, and P5 are configured as inputs.
- D. P6 and P7 are not used and must be configured as outputs.

Figure 14. Typical Application

SCPS141B-SEPTEMBER 2006-REVISED MARCH 2007



### **APPLICATION INFORMATION (continued)**

### Minimizing I<sub>CC</sub> When the I/O Controls LEDs

When the I/Os are used to control LEDs, they are normally connected to  $V_{CC}$  through a resistor as shown in Figure 14. Because the LED acts as a diode, when the LED is off, the I/O  $V_{IN}$  is about 1.2 V less than  $V_{CC}$ . The supply current,  $I_{CC}$ , increases as  $V_{IN}$  becomes lower than  $V_{CC}$  and is specified as  $\Delta I_{CC}$  in *Electrical Characteristics*.

For battery-powered applications, it is essential that the voltage of the I/O pins is greater than or equal to  $V_{CC}$  when the LED is off to minimize current consumption. Figure 15 shows a high-value resistor in parallel with the LED. Figure 16 shows  $V_{CC}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{IN}$  at or above  $V_{CC}$  and prevents additional supply-current consumption when the LED is off.



Figure 15. High-Value Resistor in Parallel With the LED



Figure 16. Device Supplied by a Lower Voltage





ti.com 10-May-2007

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| PCA9534ADB       | ACTIVE                | SSOP            | DB                 | 16   | 80             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADBG4     | ACTIVE                | SSOP            | DB                 | 16   | 80             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADBQR     | PREVIEW               | SSOP/<br>QSOP   | DBQ                | 16   | 2500           | TBD                       | Call TI          | Call TI                      |
| PCA9534ADBR      | ACTIVE                | SSOP            | DB                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADBRG4    | ACTIVE                | SSOP            | DB                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADGVR     | ACTIVE                | TVSOP           | DGV                | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADGVRG4   | ACTIVE                | TVSOP           | DGV                | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADW       | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADWG4     | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADWR      | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ADWRG4    | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534APW       | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534APWG4     | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534APWR      | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534APWRG4    | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCA9534ARGTR     | PREVIEW               | QFN             | RGT                | 16   | 3000           | TBD                       | Call TI          | Call TI                      |
| PCA9534ARGVR     | PREVIEW               | QFN             | RGV                | 16   | 2500           | TBD                       | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



### PACKAGE OPTION ADDENDUM

10-May-2007

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





Carrier tape design is defined largely by the component lentgh, width, and thickness.

| Ao = | Dimension                                    | designed | to  | accommodate | the | component | width.     |  |
|------|----------------------------------------------|----------|-----|-------------|-----|-----------|------------|--|
| Bo = | Dímension                                    | designed | to  | accommodate | the | component | length.    |  |
| Ko = | Dímension                                    | designed | to  | accommodate | the | component | thickness. |  |
| W =  | Overall widt                                 | h of the | car | rier tape.  |     |           |            |  |
| P =  | P = Pitch between successive cavity centers. |          |     |             |     |           |            |  |



### TAPE AND REEL INFORMATION



# **PACKAGE MATERIALS INFORMATION**

16-Jun-2007

| Device       | Package | Pins | Site | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>(mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|---------|------|------|--------------------------|-----------------------|---------|---------|---------|------------|-----------|------------------|
| PCA9534ADBR  | DB      | 16   | MLA  | 330                      | 16                    | 8.2     | 6.6     | 2.5     | 12         | 16        | Q1               |
| PCA9534ADGVR | DGV     | 16   | MLA  | 330                      | 12                    | 6.8     | 4.0     | 1.6     | 8          | 16        | Q1               |
| PCA9534ADWR  | DW      | 16   | TAI  | 330                      | 16                    | 10.75   | 10.7    | 2.7     | 12         | 16        | Q1               |
| PCA9534APWR  | PW      | 16   | MLA  | 330                      | 12                    | 7.0     | 5.6     | 1.6     | 8          | 12        | Q1               |



# TAPE AND REEL BOX INFORMATION

| Device       | Package | Pins | Site | Length (mm) | Width (mm) | Height (mm) |
|--------------|---------|------|------|-------------|------------|-------------|
| PCA9534ADBR  | DB      | 16   | MLA  | 342.9       | 336.6      | 28.58       |
| PCA9534ADGVR | DGV     | 16   | MLA  | 342.9       | 336.6      | 20.64       |
| PCA9534ADWR  | DW      | 16   | TAI  | 346.0       | 346.0      | 33.0        |
| PCA9534APWR  | PW      | 16   | MLA  | 342.9       | 336.6      | 20.64       |



16-Jun-2007



## DGV (R-PDSO-G\*\*)

### 24 PINS SHOWN

### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

# RGT (S-PQFP-N16) PLASTIC QUAD FLATPACK 3,15 2,85 3,15 2,85 PIN 1 INDEX AREA TOP AND BOTTOM 0,20 REF. -SEATING PLANE 0,08 0,05 0,00 $16X \frac{0,50}{0,30}$ 16 13 EXPOSED THERMAL PAD ⇘ $16X \ \frac{0,30}{0,18}$ 0,10 M 0,50 1,50 4203495/E 11/04

- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance.

    See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. Falls within JEDEC MO-220.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-220.



# DW (R-PDSO-G16)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



# DBQ (R-PDSO-G16)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AB.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

## PW (R-PDSO-G\*\*)

### 14 PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                  | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| Low Power<br>Wireless | www.ti.com/lpw         | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated