# TMS320VC5441 Fixed-Point Digital Signal Processor # Data Manual Literature Number: SPRS122E December 1999 – Revised April 2002 PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated #### **REVISION HISTORY** | REVISION | DATE | PRODUCT STATUS | HIGHLIGHTS | |----------|---------------|-----------------|-----------------------------------------------------------------------------------| | * | December 1999 | Product Preview | Original | | А | November 2000 | Product Preview | Converted from data sheet to data manual format and updated characteristics data. | | В | May 2001 | Product Preview | Revised signal descriptions table and updated characteristics data | | С | July 2001 | Production Data | Revised electrical characteristics to reflect production data. | | D | December 2001 | Production Data | Updated characteristics data | | E | April 2002 | Production Data | Updated characteristic data | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### **Contents** | Se | ction | | | |----|--------|-----------|-----------------------------------------------------------------------------------------| | | TMS3 | 20VC5441 | 1 Features | | | Introd | luction | | | | 2.1 | Descript | tion | | | 2.2 | Migratio | on From the 5421 to the 5441 | | | 2.3 | Pin Assi | ignments | | | | 2.3.1 | Pin Assignments for the GGU Package | | | | 2.3.2 | Pin Assignments for the PGF Package | | | 2.4 | Signal D | Descriptions | | | Funct | ional Ove | erview | | | 3.1 | | / | | | | 3.1.1 | Memory Maps | | | | 3.1.2 | On-Chip Dual-Access RAM (DARAM) | | | | 3.1.3 | On-Chip Two-Way Shared RAM | | | | 3.1.4 | Extended Data Memory | | | | 3.1.5 | Extended Program Memory | | | | 3.1.6 | Program Memory | | | | 3.1.7 | Data Memory | | | | 3.1.8 | I/O Memory | | | | 3.1.9 | Multicore Reset Signals | | | | 3.1.10 | Device Bootload | | | 3.2 | On-Chip | Peripherals | | | | 3.2.1 | Direct Memory Access (DMA) Controller | | | | 3.2.2 | 16-Bit Bidirectional Host-Port Interface (HPI16) | | | | 3.2.3 | Multichannel Buffered Serial Port (McBSP) | | | | 3.2.4 | Hardware Timer | | | | 3.2.5 | Watchdog Timer | | | | 3.2.6 | Software-Programmable Phase-Locked Loop (PLL) | | | | 3.2.7 | General-Purpose I/O | | | | 3.2.8 | Chip Subsystem ID Register | | | | 3.2.9 | Data Memory Map Register | | | 3.3 | | /-Mapped Registers | | | 3.4 | | Control Registers and Subaddresses | | | 3.5 | | ubbank Addressed Registers | | | 3.6 | | ts | | | 3.7 | | Power-Down Mode | | | 3.8 | | ng the 5441 Device | | | Docu | mentation | Support | | ; | Electr | ical Spec | cifications | | | 5.1 | | e Maximum Ratings | | | 5.2 | Recomr | mended Operating Conditions | | | 5.3 | Electrica | al Characteristics Over Recommended Operating Case Temperature (Unless Otherwise Noted) | #### Contents | Se | ction | | | Page | |----|-------|------------|--------------------------------------------------------------------------|------| | | 5.4 | Package | Thermal Resistance Characteristics | 56 | | | 5.5 | _ | Parameter Symbology | 56 | | | 5.6 | _ | ptions | 57 | | | | 5.6.1 | Divide-By-Two, Divide-By-Four, and Bypass Clock Options - PLL Disabled | 57 | | | | 5.6.2 | Multiply-By-N Clock Option – PLL Enabled | 58 | | | 5.7 | Reset, $x$ | BIO, and Interrupt Timings | 59 | | | 5.8 | | Flag (x_XF), Timer (x_TOUT), and Watchdog Timer Output (x_WTOUT) Timings | 61 | | | 5.9 | General- | -Purpose Input/Output (GPIO) Timing | 62 | | | 5.10 | Multicha | nnel Buffered Serial Port Timing | 63 | | | | 5.10.1 | McBSP0/1/2 Transmit and Receive Timings | 63 | | | | 5.10.2 | McBSP0 General-Purpose I/O Timing | 66 | | | 5.11 | Host-Po | rt Interface (HPI16) Timing | 67 | | 6 | Mecha | anical Dat | a | 75 | | | 6.1 | Ball Grid | I Array Mechanical Data | 75 | | | 6.2 | Low-Pro | file Quad Flatpack Mechanical Data | 76 | # **List of Figures** | Figure | | Р | |--------|------------------------------------------------------------------------------------|---| | 2–1 | 169-Ball GGU MicroStar BGA (Bottom View) | | | 2–2 | 176-Pin PGF Low-Profile Quad Flatpack (Top View) | | | 3–1 | Overall Functional Block Diagram | | | 3–2 | Typical Subsystem Functional Block Diagram | | | 3–3 | Subsystem A CPU Memory Map | | | 3–4 | Subsystem B CPU Memory Map | | | 3–5 | Subsystem C CPU Memory Map | | | 3–6 | Subsystem D CPU Memory Map | | | 3–7 | Detailed Memory Map of Local Data Memory Relative to CPU Subsystems A, B, C, and D | | | 3–8 | Subsystem A Local DMA Memory Map | | | 3–9 | Subsystem B Local DMA Memory Map | | | 3–10 | Subsystem C Local DMA Memory Map | | | 3–11 | Subsystem D Local DMA Memory Map | | | 3–12 | Interfacing to the HPI-16 in Non-Multiplexed Mode | | | 3–13 | BSCR Register Bit Layout for Subsystem A | | | 3–14 | XA Multiplexer for HPI Access | | | 3–15 | Pin Control Register (PCR) | | | 3–16 | Multichannel Control Register 2 for McBSPx (MCR2x) | | | 3–17 | Multichannel Control Register 1 for McBSPx (MCR1x) | | | 3–18 | Receive Channel Enable Registers Bit Layout for Partitions A to H | | | 3–19 | Transmit Channel Enable Registers Bit Layout for Partitions A to H | | | 3–20 | SA Multiplexer for McBSP1 Operation | | | 3–21 | Timer Control Register (TCR) | | | 3–22 | Timer Second Control Register (TSCR) | | | 3–23 | Watchdog Timer Control Register (WDTCR) | | | 3–24 | Watchdog Timer Second Control Register (WDTSCR) | | | 3–25 | Watchdog Operation State Diagram | | | 3–26 | Clock Mode Register (CLKMD) | | | 3–27 | General-Purpose I/O Control Register | | | 3–28 | Chip Subsystem ID Register (CSIDR) | | | 3–29 | Data Memory Map Register (DMMR) | | | 3–30 | Bit Layout of the IMR and IFR Registers for Each Subsystem | | | 5–1 | 3.3-V Test Load Circuit | | | 5–2 | External Divide-by-Two Clock Timing | | | 5–3 | External Multiply-by-One Clock Timing | | | 5–4 | Reset and x_BIO Timings | | | 5–5 | Interrupt Timing | | | | · | | #### Figures | Figure | | Page | |--------|---------------------------------------------------------------------------|------| | 5–6 | External Flag (x_XF) Timing | 61 | | 5–7 | Timer (x_TOUT) Timing | 61 | | 5–8 | Watchdog Timer (x_WTOUT) Timing | 61 | | 5–9 | GPIO Timings | 62 | | 5–10 | McBSP0/1/2 Receive Timings | 65 | | 5–11 | McBSP0/1/2 Transmit Timings | 65 | | 5–12 | McBSP0 General-Purpose I/O Timings | 66 | | 5–13 | Multiplexed Read Timings Using HAS | 69 | | 5–14 | Multiplexed Read Timings With HAS Held High | 70 | | 5–15 | Multiplexed Write Timings Using HAS | 71 | | 5–16 | Multiplexed Write Timings With HAS Held High | 72 | | 5–17 | Nonmultiplexed Read Timings | 73 | | 5–18 | Nonmultiplexed Write Timings | 74 | | 5–19 | HPI_SEL1 and HPI_SEL2 Timing | 74 | | 6–1 | TMS320VC5441 169-Ball MicroStar BGA Plastic Ball Grid Array (GGU) Package | 75 | | 6–2 | TMS320\/C5441 176-Pin Low-Profile Quad Flatnack (PGF) Package | 76 | # **List of Tables** | Table | | Page | |-------|------------------------------------------------------------------------------------------------------|------| | 2–1 | Pin Assignments for TMS320VC5441GGU (169-Ball BGA Package) | 4 | | 2–2 | Pin Assignments for TMS320VC5441PGF (176-Pin LQFP Package) | 6 | | 2–3 | Signal Descriptions | 7 | | 3–1 | DMA Synchronization Events | 24 | | 3–2 | DMA Channel Interrupt Selection | 24 | | 3–3 | HPI Local/Shared Memory Selection Via HA[20] | 25 | | 3–4 | HPI Local/Shared Memory Selection Via HA[18] | 26 | | 3–5 | BSCR Register Bit Functions for Subsystem A | 27 | | 3–6 | HPI Module Selection | 28 | | 3–7 | Sample Rate Generator Clock Source Selection | 30 | | 3–8 | Receive Channel Enable Registers for Partitions A to H | 31 | | 3–9 | Transmit Channel Enable Registers for Partitions A to H | 31 | | 3–10 | TCR Bit Description | 34 | | 3–11 | TSCR Bit Description | 35 | | 3–12 | WDTCR Bit Description | 37 | | 3–13 | WDTSCR Bit Description | 38 | | 3–14 | Clock Mode Register (CLKMD) Bit Functions | 41 | | 3–15 | Multiplier Related to PLLNDIV, PLLDIV, and PLLMUL | 41 | | 3–16 | VCO Truth Table | 41 | | 3–17 | VCO Lockup Time | 42 | | 3–18 | PLL Initialization at Reset | 42 | | 3–19 | General-Purpose I/O Control Register Bit Functions | 43 | | 3–20 | Chip Subsystem ID Register Bit Functions | 44 | | 3–21 | Data Memory Map Register Functions | 44 | | 3–22 | Processor Memory-Mapped Registers for Each DSP Subsystem | 45 | | 3–23 | Peripheral Memory-Mapped Registers for Each DSP Subsystem | 46 | | 3–24 | McBSP Control Registers and Subaddresses | 47 | | 3–25 | DMA Subbank Addressed Registers | 48 | | 3–26 | 5441 Interrupt Locations and Priorities for Each DSP Subsystem | 50 | | 3–27 | Bit Functions for IMR and IFR Registers for Each DSP Subsystem | 51 | | 5–1 | Thermal Resistance Characteristics | 56 | | 5–2 | Divide-By-Two, Divide-By-Four, and Bypass Clock Options Timing Requirements | 57 | | 5–3 | Divide-By-Two, Divide-By-Four, and Bypass Clock Options Switching Characteristics | 57 | | 5–4 | Multiply-By-N Clock Option Timing Requirements | 58 | | 5–5 | Multiply-By-N Clock Option Switching Characteristics | 58 | | 5–6 | Reset, X_BIO, and Interrupt Timing Requirements | 59 | | 5–7 | External Flag (x_XF), Timer (x_TOUT), and Watchdog Timer Output (x_WTOUT) Switching Characteristics | 61 | | 5–8 | GPIO Timing Requirements | 62 | | 5–9 | GPIO Switching Characteristics | 62 | | 5–10 | McBSP0/1/2 Transmit and Receive Timing Requirements | 63 | | 5–11 | McBSP0/1/2 Transmit and Receive Switching Characteristics | 64 | | | | | #### Tables | Table | | Page | |-------|------------------------------------------------------|------| | 5–12 | McBSP0 General-Purpose I/O Timing Requirements | 66 | | | McBSP0 General-Purpose I/O Switching Characteristics | 66 | | | HPI16 Timing Requirements | 67 | | | HPI16 Switching Characteristics | 68 | #### 1 TMS320VC5441 Features - 532-MIPS Quad-Core DSP Consisting of Four Independent Subsystems - Each Core has an Advanced Multibus Architecture With Three Separate 16-Bit Data Memory Buses and One Program Bus - 40-Bit Arithmetic Logic Unit (ALU) Including a 40-Bit Barrel-Shifter and Two 40-Bit Accumulators Per Core - Each Core has a 17-Bit × 17-Bit Parallel Multiplier Coupled to a 40-Bit Adder for Non-Pipelined Single-Cycle Multiply/ Accumulate (MAC) Operations - Each Core has a Compare, Select, and Store Unit (CSSU) for the Add/Compare Selection of the Viterbi Operator - Each Core has an Exponent Encoder to Compute an Exponent Value of a 40-Bit Accumulator Value in a Single Cycle - Each Core has Two Address Generators With Eight Auxiliary Registers and Two Auxiliary Register Arithmetic Units (ARAUs) - Total 640K-Word × 16-Bit Dual-Access On-Chip RAM (256K-Word x 16-Bit Shared Memory and 96K-Word x 16-Bit Local Memory Per Subsystem) - Single-Instruction Repeat and Block-Repeat Operations - Instructions With 32-Bit Long Word Operands - Instructions With 2 or 3 Operand Reads - Fast Return From Interrupts - Arithmetic Instructions With Parallel Store and Parallel Load - Conditional Store Instructions - Output Control of CLKOUT - Output Control of Timer Output (TOUT) - Power Consumption Control With IDLE1, IDLE2, and IDLE3 Instructions - Dual 1.6-V (Core) and 3.3-V (I/O) Power Supplies for Low-Power, Fast Operations - 7.5-ns Single-Cycle Fixed-Point Instruction - Twenty-Four Channels of Direct Memory Access (DMA) for Data Transfers With No CPU Loading (Six Channels Per Subsystem) - Twelve Multichannel Buffered Serial Ports (McBSPs), Each With 128-Channel Selection Capability (Three McBSPs per Subsystem) - 16-Bit Host-Port Interface (HPI) - Software-Programmable Phase-Locked Loop (PLL) Provides Several Clocking Options (Requires External TTL Oscillator) - On-Chip Scan-Based Emulation Logic, IEEE Standard 1149.1<sup>†</sup> (JTAG) Boundary-Scan Logic - Four Software-Programmable Timers (One Per Subsystem) - Four Software-Programmable Watchdog Timers (One Per Subsystem) - Sixteen General-Purpose I/Os (Four Per Subsystem) - Provided in 176-pin Plastic Low-Profile Quad Flatpack (LQFP) Package (PGF Suffix) - Provided in 169-ball MicroStar BGA™ Package (GGU Suffix) 1 #### 2 Introduction This section describes the main features of the TMS320VC5441 digital signal processor (DSP), lists the pin assignments, and describes the function of each pin. This data manual also provides a detailed description section, electrical specifications, parameter measurement information, and mechanical data about the available packaging. **NOTE:** This data manual is designed to be used in conjunction with the *TMS320C54x* ™ *DSP Functional Overview* (literature number SPRU307). #### 2.1 Description The TMS320VC5441 fixed-point digital signal processor is a quad-core solution running at 532-MIPS performance. The 5441 consists of four DSP subsystems with shared program memory. Each subsystem consists of one TMS320C54x™ DSP core, 32K-word program/data DARAM, 64K-word data DARAM, three multichannel buffered serial ports, DMA logic, one watchdog timer, one general-purpose timer, and other miscellaneous circuitry. The 5441 also contains a host-port interface (HPI) that allows the 5441 to be viewed as a memory-mapped peripheral to a host processor. Each subsystem has its separate program and data spaces, allowing simultaneous accesses to program instructions and data. Two read operations and one write operation can be performed in one cycle. Instructions with parallel store and application-specific instructions can fully utilize this architecture. Furthermore, data can be transferred between program and data spaces. Such parallelism supports a powerful set of arithmetic, logic, and bit-manipulation operations that can all be performed in a single machine cycle. The 5441 includes the control mechanisms to manage interrupts, repeated operations, and function calls. In addition, the 5441 has a total of 256K words of shared program memory (128K words shared by subsystems A and B, and another 128K words shared by subsystems C and D). The 5441 is intended as a high-performance, low-cost, high-density DSP for remote data access or voice-over IP subsystems. It is designed to maintain the current modem architecture with minimal hardware and software impacts, thus maximizing reuse of existing modem technologies and development efforts. The 5441 is offered in two temperature ranges and individual part numbers are shown below. (Please note that the industrial temperature device part numbers do not follow the typical numbering tradition.) Commercial temperature devices (0°C to 85°C) TMS320VC5441PGF532 (176-pin LQFP) TMS320VC5441GGU532 (169-ball BGA) Industrial temperature range devices (-40°C to 100°C) TMS320VC5441APGF532 (176-pin LQFP) TMS320VC5441AGGU532 (169-ball BGA) **NOTE:** Leading "x" in signal names identifies the subsystem; x = A, B, C, or D for subsystem A, B, C, or D, respectively. Trailing "n" in signal names identifies the McBSP; n = 0, 1, or 2 for McBSP0, McBSP1, or McBSP2, respectively. TMS320C54x is a trademark of Texas Instruments. #### 2.2 Migration From the 5421 to the 5441 Customers who are migrating from the 5421 to the 5441 need to take into account the following differences between the two devices. - The 5441 provides four cores in a 169-ball ball grid array (BGA) and a 176-pin low-profile quad flatpack (LQFP). - The 5441 does not have a XIO interface for external memory connection. - Each subsystem includes a 32K-word DARAM program/data memory and a 64K-word DARAM data memory. - The DMA has been changed and now provides no access to external memory. - The HPI and DMA memory maps have been changed to incorporate the new 5441 memory structure. - The 2K words of ROM on the 5421 is not implemented on the 5441. - The four McBSP1s and four McBSP2s have been internally multiplexed onto two sets of external pins. - The HPI\_SEL1 and HPI\_SEL2 pins on 5441 are used to facilitate HPI module selection among the four subsystems. - The 5441 provides four watchdog timers (one per subsystem). - GPIO0 and GPIO1 pins are multiplexed with $x_XF$ and $\overline{x_BIO}$ pins, respectively. - Only the global reset (RESET) will reset the PLL. #### 2.3 Pin Assignments Figure 2–1 illustrates the ball locations for the 169-ball ball grid array (BGA) package and is used in conjunction with Table 2–1 to locate signal names and ball grid numbers. Figure 2–2 illustrates the pin locations for the 176-pin low-profile quad flatpack (LQFP); Table 2–2 lists each pin number and its associated pin name for this package. #### 2.3.1 Pin Assignments for the GGU Package Figure 2–1. 169-Ball GGU MicroStar BGA™ (Bottom View) Table 2–1. Pin Assignments for TMS320VC5441GGU (169-Ball BGA Package)<sup>†</sup> | BALL# | SIGNAL NAME | BALL# | SIGNAL NAME | BALL# | SIGNAL NAME | BALL# | SIGNAL NAME | |-------|------------------|-------|------------------|-------|------------------|-------|------------------| | A1 | HA[0]/HCNTL0 | A2 | $DV_DD$ | A3 | V <sub>SS</sub> | A4 | B_BDR0 | | A5 | cv <sub>DD</sub> | A6 | V <sub>SS</sub> | A7 | $DV_DD$ | A8 | V <sub>SS</sub> | | A9 | CV <sub>DD</sub> | A10 | D_BDR0 | A11 | Vss | A12 | $DV_DD$ | | A13 | D_BFSX0 | B1 | HA[1]/HCNTL1 | B2 | B_BFSX0 | В3 | B_BFSR0 | | B4 | B_BDX0 | B5 | CV <sub>DD</sub> | B6 | HD[7] | В7 | HD[3] | | B8 | HD[0] | В9 | CV <sub>DD</sub> | B10 | D_GPIO0/D_XF | B11 | D_BDX0 | | B12 | D_BFSR0 | B13 | HA[18] | C1 | V <sub>SS</sub> | C2 | HA[3]/B_HINT | | C3 | B_GPIO1/B_BIO | C4 | B_GPIO0/B_XF | C5 | CV <sub>DD</sub> | C6 | B_BCLKR0 | | C7 | HD[4] | C8 | D_GPIO3/D_TOUT | C9 | C∨ <sub>DD</sub> | C10 | D_BCLKX0 | | C11 | HA[17] | C12 | HA[15] | C13 | Vss | D1 | CLKMD | | D2 | B_NMI | D3 | B_RS | D4 | HA[4]/C_HINT | D5 | CV <sub>DD</sub> | | D6 | B_BCLKX0 | D7 | HD[5] | D8 | D_GPIO1/D_BIO | D9 | CV <sub>DD</sub> | | D10 | D_BCLKR0 | D11 | D_RS | D12 | D_INT | D13 | TRST | | E1 | $DV_DD$ | E2 | TESTB | E3 | TDI | E4 | B_INT | | E5 | HA[2]/A_HINT | E6 | B_GPIO3/B_TOUT | E7 | HD[6] | E8 | HD[1] | | E9 | D_GPIO2/D_WTOUT | E10 | TESTD | E11 | TMS | E12 | TCK | | E13 | $DV_DD$ | F1 | VSSA | F2 | V <sub>SS</sub> | F3 | HCS | | F4 | HAS | F5 | CLKIN | F6 | B_GPIO2/B_WTOUT | F7 | HD[2] | | F8 | HA[16] | F9 | D_NMI | F10 | EMU1/OFF | F11 | HPI_SEL2 | | F12 | HPI_SEL1 | F13 | VSS | G1 | VCCA | G2 | CV <sub>DD</sub> | | G3 | EMU0 | G4 | BCLKR2 | G5 | BCLKX2 | G6 | HRDY | | G7 | BDR1 | G8 | HMODE | G9 | HDS2 | G10 | C_NMI | | G11 | RESET | G12 | HR/W | G13 | CV <sub>DD</sub> | H1 | VSS | | H2 | BFSR2 | H3 | BFSX2 | H4 | CLKOUT | H5 | A_INT | | H6 | HA[7] | H7 | HD[9] | H8 | C_GPIO1/C_BIO | H9 | BCLKX1 | | H10 | BCLKR1 | H11 | BFSR1 | H12 | BFSX1 | H13 | V <sub>SS</sub> | | J1 | DV <sub>DD</sub> | J2 | BDR2 | J3 | BDX2 | J4 | A_RS | | J5 | A_GPIO1/A_BIO | J6 | HD[8] | J7 | HD[13] | J8 | C_BCLKR0 | | J9 | HA[11] | J10 | C_INT | J11 | C_RS | J12 | BDX1 | | J13 | $DV_DD$ | K1 | $V_{SS}$ | K2 | A_NMI | К3 | TDO | | K4 | A_GPIO3/A_TOUT | K5 | CV <sub>DD</sub> | K6 | A_GPIO2/A_WTOUT | K7 | HD[12] | | K8 | C_BCLKX0 | K9 | CV <sub>DD</sub> | K10 | HA[13] | K11 | HA[14] | | K12 | TESTC | K13 | HDS1 | L1 | HA[5]/D_HINT | L2 | HA[6] | | L3 | HA[8] | L4 | A_GPIO0/A_XF | L5 | CV <sub>DD</sub> | L6 | A_BCLKR0 | | L7 | HD[11] | L8 | HD[15] | L9 | CV <sub>DD</sub> | L10 | C_GPIO0/C_XF | | L11 | C_GPIO2/C_WTOUT | L12 | HA[12] | L13 | V <sub>SS</sub> | M1 | V <sub>SS</sub> | | M2 | HA[9] | М3 | A_BFSR0 | M4 | A_BDR0 | M5 | CV <sub>DD</sub> | | M6 | A_BCLKX0 | M7 | HD[10] | M8 | HD[14] | M9 | CV <sub>DD</sub> | | M10 | C_GPIO3/C_TOUT | M11 | C_BDX0 | M12 | C_BFSR0 | M13 | HA[10] | | N1 | A_BFSX0 | N2 | $DV_DD$ | N3 | V <sub>SS</sub> | N4 | A_BDX0 | | N5 | CV <sub>DD</sub> | N6 | $V_{SS}$ | N7 | DV <sub>DD</sub> | N8 | V <sub>SS</sub> | | N9 | CV <sub>DD</sub> | N10 | C_BDR0 | N11 | V <sub>SS</sub> | N12 | DV <sub>DD</sub> | | N13 | C_BFSX0 | | | | | | | $<sup>\</sup>ensuremath{^\dagger}$ Cells highlighted in gray indicate pins that perform a multiplexed function. # 2.3.2 Pin Assignments for the PGF Package Figure 2–2. 176-Pin PGF Low-Profile Quad Flatpack (Top View) Table 2–2. Pin Assignments for TMS320VC5441PGF (176-Pin LQFP Package)<sup>†</sup> | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | |---------|------------------|---------|------------------|---------|------------------|---------|------------------| | 1 | HA[0]/HCNTL0 | 2 | HA[1]/HCNTL1 | 3 | HA[2]/A_HINT | 4 | HA[3]/B_HINT | | 5 | HA[4]/C_HINT | 6 | V <sub>SS</sub> | 7 | V <sub>SS</sub> | 8 | B_RS | | 9 | B_NMI | 10 | B_INT | 11 | CLKMD | 12 | TDI | | 13 | TESTB | 14 | DV <sub>DD</sub> | 15 | HAS | 16 | HCS | | 17 | V <sub>SS</sub> | 18 | VSSA | 19 | CLKIN | 20 | HRDY | | 21 | VCCA | 22 | CV <sub>DD</sub> | 23 | CV <sub>DD</sub> | 24 | EMU0 | | 25 | BCLKR2 | 26 | BCLKX2 | 27 | Vss | 28 | BFSR2 | | 29 | BFSX2 | 30 | CLKOUT | 31 | DV <sub>DD</sub> | 32 | BDR2 | | 33 | BDX2 | 34 | V <sub>SS</sub> | 35 | A_RS | 36 | A_NMI | | 37 | A_INT | 38 | TDO | 39 | HA[5]/D_HINT | 40 | HA[6] | | 41 | HA[7] | 42 | HA[8] | 43 | V <sub>SS</sub> | 44 | HA[9] | | 45 | A_BFSX0 | 46 | $DV_DD$ | 47 | A_GPIO1/A_BIO | 48 | A_BFSR0 | | 49 | A_GPIO3/A_TOUT | 50 | V <sub>SS</sub> | 51 | A_GPIO0/A_XF | 52 | A_BDR0 | | 53 | CV <sub>DD</sub> | 54 | A_BDX0 | 55 | CV <sub>DD</sub> | 56 | CV <sub>DD</sub> | | 57 | C∨ <sub>DD</sub> | 58 | A_GPIO2/A_WTOUT | 59 | A_BCLKR0 | 60 | A_BCLKX0 | | 61 | V <sub>SS</sub> | 62 | HD[8] | 63 | HD[9] | 64 | $DV_DD$ | | 65 | DV <sub>DD</sub> | 66 | HD[10] | 67 | HD[11] | 68 | HD[12] | | 69 | HD[13] | 70 | V <sub>SS</sub> | 71 | HD[14] | 72 | HD[15] | | 73 | C_BCLKX0 | 74 | CV <sub>DD</sub> | 75 | CV <sub>DD</sub> | 76 | CV <sub>DD</sub> | | 77 | C_BDR0 | 78 | CV <sub>DD</sub> | 79 | C_GPIO3/C_TOUT | 80 | C_BCLKR0 | | 81 | C_GPIO0/C_XF | 82 | Vss | 83 | C_BDX0 | 84 | C_GPIO1/C_BIO | | 85 | C_GPIO2/C_WTOUT | 86 | $DV_DD$ | 87 | $DV_DD$ | 88 | C_BFSR0 | | 89 | C_BFSX0 | 90 | HA[10] | 91 | HA[11] | 92 | HA[12] | | 93 | HA[13] | 94 | V <sub>SS</sub> | 95 | HA[14] | 96 | TESTC | | 97 | C_INT | 98 | HDS1 | 99 | C_RS | 100 | BDX1 | | 101 | BDR1 | 102 | BCLKR1 | 103 | $DV_DD$ | 104 | BFSR1 | | 105 | BFSX1 | 106 | Vss | 107 | BCLKX1 | 108 | HMODE | | 109 | CV <sub>DD</sub> | 110 | HR/W | 111 | RESET | 112 | C_NMI | | 113 | HDS2 | 114 | Vss | 115 | HPI_SEL1 | 116 | HPI_SEL2 | | 117 | EMU1/OFF | 118 | $DV_DD$ | 119 | TCK | 120 | TMS | | 121 | TRST | 122 | TESTD | 123 | D_INT | 124 | D_NMI | | 125 | D_RS | 126 | V <sub>SS</sub> | 127 | V <sub>SS</sub> | 128 | HA[15] | | 129 | HA[16] | 130 | HA[17] | 131 | HA[18] | 132 | D_BFSR0 | | 133 | D_BFSX0 | 134 | DV <sub>DD</sub> | 135 | DV <sub>DD</sub> | 136 | D_GPIO2/D_WTOUT | | 137 | D_BDX0 | 138 | D_BCLKR0 | 139 | V <sub>SS</sub> | 140 | D_BCLKX0 | | 141 | D_GPIO0/D_XF | 142 | CV <sub>DD</sub> | 143 | D_BDR0 | 144 | CV <sub>DD</sub> | | 145 | C∨ <sub>DD</sub> | 146 | CV <sub>DD</sub> | 147 | D_GPIO1/D_BIO | 148 | D_GPIO3/D_TOUT | | 149 | HD[0] | 150 | V <sub>SS</sub> | 151 | HD[1] | 152 | HD[2] | | 153 | DV <sub>DD</sub> | 154 | HD[3] | 155 | HD[4] | 156 | HD[5] | | 157 | HD[6] | 158 | V <sub>SS</sub> | 159 | HD[7] | 160 | B_BCLKR0 | | 161 | B_BCLKX0 | 162 | CV <sub>DD</sub> | 163 | CV <sub>DD</sub> | 164 | CV <sub>DD</sub> | | 165 | B_BDR0 | 166 | C∨ <sub>DD</sub> | 167 | B_BDX0 | 168 | B_GPIO3/B_TOUT | | 169 | B_GPIO0/B_XF | 170 | V <sub>SS</sub> | 171 | B_BFSR0 | 172 | B_GPIO2/B_WTOUT | | 173 | B_GPIO1/B_BIO | 174 | DV <sub>DD</sub> | 175 | $DV_DD$ | 176 | B_BFSX0 | $<sup>\</sup>ensuremath{^{\dagger}}$ Cells highlighted in gray indicate pins that perform a multiplexed function. #### 2.4 Signal Descriptions Table 2–3 lists all the signals, grouped by function. See Section 2.3 for the exact pin locations based on the package type. Pin functions highlighted in gray are secondary (multiplexed) functions. Table 2-3. Signal Descriptions | NAME | TYPET | DESCRIPTION | |-----------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | HOST-PORT INTERFACE SIGNALS | | HA18 (MSB)<br>HA17<br>HA16<br>HA15<br>HA14<br>HA13<br>HA12<br>HA11<br>HA10 | ı‡ | HPI address pins when HPI is in nonmultiplexed mode. HA18 is used to facilitate program (shared) memory and data (local) memory selection. The pins include bus holders to reduce power dissipation caused by floating, unused pins. The bus holders also eliminate the need for external pullup resistors on unused pins. When the address bus is not being driven by the external host, the bus holders keep address pins at the last driven logic level. The address bus keepers are disabled at global reset or subsystem A reset, and can be enabled/disabled via the BHA bit of the BSCR register in subsystem A. | | HA9<br>HA8<br>HA7<br>HA6<br>HA5<br>HA4<br>HA3<br>HA2 | | SECONDARY D_HINT C_HINT B_HINT A_HINT O/Z O/Z | | HA1<br>HA0 (LSB) | | HCNTL1 I I I I I I I I I I I I I I I I I I I | | HD15 (MSB) HD14 HD13 HD12 HD11 HD10 HD9 HD8 HD7 HD6 HD5 HD4 HD3 HD2 HD1 HD0 (LSB) | I/O/Z‡§ | Parallel bidirectional data bus. These pins are the HPI data bus. The pins include bus holders to reduce power dissipation caused by floating, unused pins. The bus holders also eliminate the need for external pullup resistors on unused pins. When the data bus is not being driven by the 5441, the bus holders keep data pins at the last driven logic level. The data bus keepers are disabled at global reset or subsystem A reset, and can be enabled/disabled via the BHD bit of the BSCR register in subsystem A. | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High Impedance <sup>‡</sup> This pin has an internal bus holder controlled by way of the BSCR register in TMS320C54x<sup>TM</sup> cLEAD core of DSP subsystem A. <sup>§</sup> This pin is placed in high-impedance when the EMU1/OFF pin operates as OFF and when EMU1/OFF = 0, this case is exclusively for testing and emulation purposes. <sup>¶</sup> This pin has an internal pullup resistor. <sup>#</sup> These pins are Schmitt triggered inputs. This pin is used by Texas Instruments for device testing and should be left unconnected. <sup>★</sup>This pin has an internal pulldown resistor. Table 2-3. Signal Descriptions (Continued) | NAME | TYPE† | DESCRIPTION | | | | | | | |--------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | HOST-PORT INTERFACE SIGNALS (CONTINUED) | | | | | | | | | HMODE¶ | ı | mode allows hos | PI mode select. When this pin is low, it selects the HPI multiplexed address/data mode. The multiplexed address/data ode allows hosts with multiplexed address/data lines access to the HPI registers HPIA, HPIC, and HPID. ost-to-DSP and DSP-to-host interrupts are supported in this mode. | | | | | | | | | address/databuse | Then HMODE is high, it selects the HPI nonmultiplexed mode. HPI nonmultiplexed mode allows hosts with separate ddress/data buses to access the HPI address range by way of the 19-bit address bus and the HPI data (HPID) register a the 16-bit data bus. Host-to-DSP and DSP-to-host interrupts are not supported in this mode. | | | | | | | HAS¶# | I | | | le (ALE) or address strobe input. Hosts with multiplexed address and data pins require HAS n the HPIA register. This signal is used only in HPI multiplexed address/data mode | | | | | | HRDY | O/Z§ | | | The ready output informs the host when the HPI is ready for the next transfer. While driving, while not driving, it is in high-Z state. | | | | | | HR/W | I | HPI read/write str | obe. T | This signal is used by the host to control the direction of an HPI transfer. | | | | | | HDS1¶#<br>HDS2¶# | 1 | HPI data strobes. | Drive | n by the host read and write strobes to control HPI transfers. | | | | | | HCS¶# | I | HPI chip select. M | lust b | e active during HPI transfers and can remain active between concurrent transfers. | | | | | | | | PRIMARY | | | | | | | | D_HINT<br>C_HINT<br>B_HINT<br>A_HINT | O/Z§ | HA5<br>HA4<br>HA3<br>HA2 | I | Host interrupt pins. HPI can interrupt the host by asserting this low. The host can clear this interrupt by writing a "1" to the HINT bit of the HPIC register. Only supported in HPI multiplexed address/data mode (HMODE pin low) | | | | | | HCNTL1<br>HCNTL0 | I | HA1<br>HA0 | I | HPI control pins. These pins select a host access to the HPIA, HPIC, and HPID registers. Only supported in HPI multiplexed address/data mode (HMODE pin low) | | | | | | HPI_SEL1<br>HPI_SEL2 | 1 | Subsystem HPI m | odule | select | | | | | | | | | | EL BUFFERED SERIAL PORTS 0, 1, AND 2 SIGNALS | | | | | | A_BCLKR0#<br>B_BCLKR0#<br>C_BCLKR0#<br>D_BCLKR0# | I/O/Z§ | Receive clocks. x_BCLKR0 serve as the serial shift clocks for the buffered serial-port receiver. Input from an external clock source for clocking data into the McBSP. When not being used as clocks, these pins can be used as general-purpose I/Os by setting RIOEN = 1. x_BCLKR0 can be configured as outputs by way of the CLKRM bit in the PCR register. | | | | | | | | A_BCLKX0#<br>B_BCLKX0#<br>C_BCLKX0#<br>D_BCLKX0# | I/O/Z§ | Transmit clocks. (inputs by setting ( | Fransmit clocks. Clock signals used to clock data from the transmit register. These pins can also be configured as inputs by setting CLKXM = 0 in the PCR register. x_BCLKX0 can be sampled as inputs by way of the IN1 bit in the SPC register. When not being used as clocks, these pins can be used as general-purpose I/Os by setting XIOEN = 1. | | | | | | | A_BDR0<br>B_BDR0<br>C_BDR0<br>D_BDR0 | I | | | ceive (input) pins. When not being used as data-receive pins, these pins can be used as y setting RIOEN = 1. | | | | | $<sup>\</sup>dagger$ I = Input, O = Output, S = Supply, Z = High Impedance <sup>‡</sup> This pin has an internal bus holder controlled by way of the BSCR register in TMS320C54x<sup>TM</sup> cLEAD core of DSP subsystem A. § This pin is placed in high-impedance when the EMU1/OFF pin operates as OFF and when EMU1/OFF = 0, this case is exclusively for testing and emulation purposes. <sup>¶</sup> This pin has an internal pullup resistor. <sup>#</sup> These pins are Schmitt triggered inputs. This pin is used by Texas Instruments for device testing and should be left unconnected. <sup>★</sup>This pin has an internal pulldown resistor. Table 2-3. Signal Descriptions (Continued) | C_BDX0 D_BDX0 D_BDX0 A_BFSR0 D_BFSR0 A_BFSR0 D_BFSR0 D | NAME | TYPE <sup>†</sup> | DESCRIPTION | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | B_BDX0 C_BDX0 D_BDX0 D_ | | • | MULTICHANNEL BUFFERED SERIAL PORTS 0, 1, AND 2 SIGNALS (CONTINUED) | | | | | | B_BFSR0 C_BFSR0 D_BFSR0 D_BFSR | A_BDX0<br>B_BDX0<br>C_BDX0<br>D_BDX0 | O/Z§ | Buffered serial-port transmit (output) pins. When not being used as data-transmit pins, x_BDX0 can be used as | | | | | | B_BFSX0 C_BFSX0 D_BFSX0 D_BFSX1 D_BCLKR1# DDX1 D_Z D_BFSX1 D_BCLKR1# DBX1 D_Z | A_BFSR0<br>B_BFSR0<br>C_BFSR0<br>D_BFSR0 | I/O/Z§ | over x_BDR0. When not being used as data-receive synchronization pins, these pins can be used as general-purpose | | | | | | BCLKX1# I Transmit clock, multiplexed McBSP1 Receive data, multiplexed McBSP1 Receive data, multiplexed McBSP1 Receive frame sync, multiplexed McBSP1 Transmit frame sync, multiplexed McBSP1 Transmit frame sync, multiplexed McBSP1 Receive clock, multiplexed McBSP2 Receive data, multiplexed McBSP2 Receive data, multiplexed McBSP2 Receive data, multiplexed McBSP2 Receive data, multiplexed McBSP2 Receive data, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Receive fra | A_BFSX0<br>B_BFSX0<br>C_BFSX0<br>D_BFSX0 | I/O/Z§ | into input mode by the reset operation. When not being used as data-transmit synchronization pins, these pins can | | | | | | Receive data, multiplexed McBSP1 | BCLKR1# | | Receive clock, multiplexed McBSP1 | | | | | | BDX1 O/Z\$ Transmit data, multiplexed McBSP1 BFSR1 Receive frame sync, multiplexed McBSP1 Transmit frame sync, multiplexed McBSP1 BCLKR2# Receive clock, multiplexed McBSP2 BCLKX2# Transmit clock, multiplexed McBSP2 Receive data, multiplexed McBSP2 Receive data, multiplexed McBSP2 BDX2 O/Z\$ Transmit data, multiplexed McBSP2 BFSR2 Receive frame sync, multiplexed McBSP2 Transmit CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 0 (default) B_CLKOUT 1 0 0 C_CLKOUT 1 0 0 C_CLKOUT 1 1 0 D_CLKOUT 1 1 1 Input clock to the device. CLKIN connects to a PLL. | BCLKX1# | ı | Transmit clock, multiplexed McBSP1 | | | | | | BFSR1 I Receive frame sync, multiplexed McBSP1 BFSX1 Transmit frame sync, multiplexed McBSP1 BCLKR2# Receive clock, multiplexed McBSP2 BCLKX2# I Receive data, multiplexed McBSP2 BDX2 O/Z\$ Transmit data, multiplexed McBSP2 BFSR2 Receive frame sync, multiplexed McBSP2 BFSX2 Transmit frame sync, multiplexed McBSP2 BFSX2 Transmit frame sync, multiplexed McBSP2 BFSX2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register O/Z\$ GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 Input clock to the device. CLKIN connects to a PLL. | BDR1 | | Receive data, multiplexed McBSP1 | | | | | | Transmit frame sync, multiplexed McBSP1 Receive clock, multiplexed McBSP2 Transmit clock, multiplexed McBSP2 Receive data, multiplexed McBSP2 Receive data, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Transmit | BDX1 | O/Z§ | Transmit data, multiplexed McBSP1 | | | | | | BFSX1 Transmit frame sync, multiplexed McBSP1 BCLKX2# Receive clock, multiplexed McBSP2 BDR2 Transmit clock, multiplexed McBSP2 Receive data, multiplexed McBSP2 BDX2 O/Z\$ Transmit data, multiplexed McBSP2 BFSR2 Receive frame sync, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 0 D_CLKOUT 1 1 1 Input clock to the device. CLKIN connects to a PLL. | BFSR1 | | Receive frame sync, multiplexed McBSP1 | | | | | | BCLKX2# I Transmit clock, multiplexed McBSP2 Receive data, multiplexed McBSP2 BDX2 O/Z\$ Transmit data, multiplexed McBSP2 BFSR2 BFSX2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 I Input clock to the device. CLKIN connects to a PLL. | BFSX1 | ' | | | | | | | BDR2 Receive data, multiplexed McBSP2 BDX2 O/Z\$ Transmit data, multiplexed McBSP2 Receive frame sync, multiplexed McBSP2 Fransmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 Input clock to the device. CLKIN connects to a PLL. | BCLKR2# | | Receive clock, multiplexed McBSP2 | | | | | | BDX2 O/Z\$ Transmit data, multiplexed McBSP2 BFSX2 I Receive frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 Input clock to the device. CLKIN connects to a PLL. | BCLKX2# | I | Transmit clock, multiplexed McBSP2 | | | | | | BFSR2 BFSX2 Receive frame sync, multiplexed McBSP2 Transmit frame sync, multiplexed McBSP2 CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 Input clock to the device. CLKIN connects to a PLL. | BDR2 | | Receive data, multiplexed McBSP2 | | | | | | Transmit frame sync, multiplexed McBSP2 CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 Input clock to the device. CLKIN connects to a PLL. | BDX2 | O/Z§ | Transmit data, multiplexed McBSP2 | | | | | | Transmit frame sync, multiplexed McBSP2 CLOCKING SIGNALS Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 Input clock to the device. CLKIN connects to a PLL. | BFSR2 | | Receive frame sync, multiplexed McBSP2 | | | | | | Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register O/Z GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 Input clock to the device. CLKIN connects to a PLL. | BFSX2 | ' | Transmit frame sync, multiplexed McBSP2 | | | | | | bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. Multiplexed as shown below based on the selection bits in the GPIO register GPIO[7] GPIO[6] A_CLKOUT 0 0 (default) B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 CLKIN# I Input clock to the device. CLKIN connects to a PLL. | | | CLOCKING SIGNALS | | | | | | CLKOUT | | | Master clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the falling edges of this signal. The CLKOUT pin can be turned off by writing a "1" to the CLKOUT bit of the PMST register. | | | | | | A_CLKOUT | | | Multiplexed as shown below based on the selection bits in the GPIO register | | | | | | B_CLKOUT 0 1 C_CLKOUT 1 0 D_CLKOUT 1 1 CLKIN# I Input clock to the device. CLKIN connects to a PLL. | CLKOUT | O/Z§ | GPIO[7] GPIO[6] | | | | | | C_CLKOUT 1 0 D_CLKOUT 1 1 1 CLKIN# I Input clock to the device. CLKIN connects to a PLL. | | | A_CLKOUT 0 0 (default) | | | | | | D_CLKOUT 1 1 CLKIN# I Input clock to the device. CLKIN connects to a PLL. | | | B_CLKOUT 0 1 | | | | | | CLKIN <sup>#</sup> I Input clock to the device. CLKIN connects to a PLL. | | | C_CLKOUT 1 0 | | | | | | | | | D_CLKOUT 1 1 | | | | | | | CLKIN# | ı | Input clock to the device. CLKIN connects to a PLL. | | | | | | | | ı | Clock mode configuration pin at reset. When CLKMD = 0, bypasses PLL; when CLKMD = 1, CLKINx2 | | | | | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High Impedance <sup>&</sup>lt;sup>‡</sup> This pin has an internal bus holder controlled by way of the BSCR register in TMS320C54x™ cLEAD core of DSP subsystem A. <sup>§</sup> This pin is placed in high-impedance when the EMU1/OFF pin operates as OFF and when EMU1/OFF = 0, this case is exclusively for testing and emulation purposes. <sup>¶</sup> This pin has an internal pullup resistor. <sup>#</sup> These pins are Schmitt triggered inputs. Il This pin is used by Texas Instruments for device testing and should be left unconnected. <sup>★</sup>This pin has an internal pulldown resistor. Table 2-3. Signal Descriptions (Continued) | NAME | TYPE† | DESCRIPTION | | | |---------------------|--------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | GENERAL-PURPOSE I/O PINS | | | | | A_GPIO0/<br>A_XF | - I/O/Z§ | Subsystem A GPIO0/<br>Subsystem A external flag output | These pins act according to the general-purpose I/O register. The x_XF bit must be set to "1" to drive the x_XF output on the pin. If x_XF=0, then these pins are general-purpose I/Os. | General-purpose I/O pins (software-programmable I/O signal). Values can be latched (output) by writing into the GPIO register. The states of GPIO pins (inputs) can be determined by reading the GPIO register. The GPIO direction is also programmable by way of the DIRn field in the register. | | B_GPIO0/<br>B_XF | | Subsystem B GPIO0/<br>Subsystem B external flag output | | | | C_GPIO0/<br>C_XF | | Subsystem C GPIO0/<br>Subsystem C external flag output | | | | D_GPIO0/<br>D_XF | | Subsystem D GPIO0/<br>Subsystem D external flag output | | | | A_GPIO1/<br>A_BIO | | Subsystem A GPIO1/<br>Subsystem A branch control input | These pins act according to the general-purpose I/O register. The x_BIO bit must be set to "1" to drive the x_BIO input into the device. If x_BIO=0, then these pins are | | | B_GPIO1/<br>B_BIO | I/O/Z§ | Subsystem B GPIO1/<br>Subsystem B branch control input | | | | C_GPIO1/<br>C_BIO | | Subsystem C GPIO1/<br>Subsystem C branch control input | | | | D_GPIO1/<br>D_BIO | | Subsystem D GPIO1/<br>Subsystem D branch control input | general-purpose I/Os. | | | A_GPIO2/<br>A_WTOUT | | Subsystem A GPIO2/<br>Subsystem A watchdog timer output | The watchdog enable (WDEN) bit in the watchdog timer register (WDTSCR) is used to multiplex the watchdog timer output and GPIO2. If WDEN=0, then these pins are | | | B_GPIO2/<br>B_WTOUT | I/O/Z§ | Subsystem B GPIO2/<br>Subsystem B watchdog timer output | | | | C_GPIO2/<br>C_WTOUT | 1/0/23 | Subsystem C GPIO2/<br>Subsystem C watchdog timer output | | | | D_GPIO2/<br>D_WTOUT | | Subsystem D GPIO2/<br>Subsystem D watchdog timer output | general-purpose I/Os. | | | A_GPIO3/<br>A_TOUT | - I/O/Z§ | Subsystem A GPIO3/<br>Subsystem A timer output | These pins act according to the general-purpose I/O register. The X_TOUT bit must be set to "1" to drive the timer output on the pin. If X_TOUT=0, then these pins are | | | B_GPIO3/<br>B_TOUT | | Subsystem B GPIO3/<br>Subsystem B timer output | | | | C_GPIO3/<br>C_TOUT | | Subsystem C GPIO3/<br>Subsystem C timer output | | | | D_GPIO3/<br>D_TOUT | | Subsystem D GPIO3/<br>Subsystem D timer output | general-purpose I/Os. | | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High Impedance <sup>‡</sup> This pin has an internal bus holder controlled by way of the BSCR register in TMS320C54x<sup>TM</sup> cLEAD core of DSP subsystem A. § This pin is placed in high-impedance when the EMU1/OFF pin operates as OFF and when EMU1/OFF = 0, this case is exclusively for testing and emulation purposes. <sup>¶</sup> This pin has an internal pullup resistor. <sup>#</sup>These pins are Schmitt triggered inputs. This pin is used by Texas Instruments for device testing and should be left unconnected. <sup>★</sup>This pin has an internal pulldown resistor. Table 2-3. Signal Descriptions (Continued) | NAME | TYPE† | DESCRIPTION | | | |------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | INITIALIZATION, INTERRUPT, AND RESET OPERATIONS | | | | | A_INT¶# B_INT¶# C_INT¶# D_INT¶# | I | External user interrupts. A_INT-D_INT are prioritized and are maskable by the interrupt mask register (IMR) and the interrupt mode bit. The status of these pins can be polled and reset by way of the interrupt flag register (IFR). | | | | A_NMI¶#<br>B_NMI¶#<br>C_NMI¶#<br>D_NMI¶# | I | Nonmaskable interrupts. x_NMI is an external interrupt that cannot be masked by way of the INTM bit or the IMR. When x_NMI is activated, the processor traps to the appropriate vector location. | | | | A_RS#<br>B_RS#<br>C_RS#<br>D_RS# | I | Reset. x_RS causes the digital signal processor (DSP) to terminate execution and causes a reinitialization of the CPU and peripherals. When x_RS is brought to a high level, execution begins at location 0FF80h of program memory. x_RS affects various registers and status bits. | | | | RESET# | I | Global/HPI reset. This signal resets the four subsystems and the HPI. | | | | | | SUPPLY PINS | | | | VCCA | | Dedicated power supply that powers the PLL. V <sub>DD</sub> = 1.6 V | | | | CV <sub>DD</sub> | 1 | Dedicated power supply that powers the core CPUs. CV <sub>DD</sub> = 1.6 V | | | | $DV_DD$ | s | Dedicated power supply that powers the I/O pins. DV <sub>DD</sub> = 3.3 V | | | | V <sub>SS</sub> | ] | Digital ground. Dedicated ground plane for the device. | | | | V <sub>SSA</sub> | | Analog ground. Dedicated ground for the PLL. $V_{SSA}$ can be connected to $V_{SS}$ if digital and analog grounds are not separated. | | | | | | EMULATION/TEST PINS | | | | TESTB <br>TESTC <br>TESTD | | No connection | | | | TCK¶# | I | Standard test clock. This is normally a free-running clock signal with a 50% duty cycle. Changes on the test access port (TAP) input signals TMS and TDI are clocked into the TAP controller, instruction register, or selected test-data register on the rising edge of TCK. Changes at the TAP output signal (TDO) occur on the falling edge of TCK. | | | | TDI¶ | I | Test data input. Pin with an internal pullup device. TDI is clocked into the selected register (instruction or data) on a rising edge of TCK. | | | | TDO | O/Z§ | Test data pin. The contents of the selected register is shifted out of TDO on the falling edge of TCK. TDO is i high-impedance state except when the scanning of data is in progress. | | | | TMS¶ | I | Test mode select. Pin with internal pullup device. This serial control input is clocked into the TAP controller on the rising edge of TCK. | | | | TRST☆ | I | Test reset. When high, TRST gives the scan system control of the operations of the device. If TRST is driven low, the device operates in its functional mode and the IEEE 1149.1 signals are ignored. Pin with internal pulldown device. | | | | EMU0 | I/O/Z | Emulator interrupt 0 pin. When TRST is driven low, EMU0 must be high for the activation of the EMU1/OFF condition. When TRST is driven high, EMU0 is used as an interrupt to or from the emulator system and is defined as I/O. | | | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High Impedance <sup>‡</sup> This pin has an internal bus holder controlled by way of the BSCR register in TMS320C54x<sup>TM</sup> cLEAD core of DSP subsystem A. § This pin is placed in high-impedance when the EMU1/OFF pin operates as OFF and when EMU1/OFF = 0, this case is exclusively for testing and emulation purposes. <sup>¶</sup> This pin has an internal pullup resistor. <sup>#</sup> These pins are Schmitt triggered inputs. This pin is used by Texas Instruments for device testing and should be left unconnected. <sup>★</sup>This pin has an internal pulldown resistor. Table 2-3. Signal Descriptions (Continued) | NAME | TYPE <sup>†</sup> | DESCRIPTION | | |---------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | EMULATION/TEST PINS (CONTINUED) | | | | | EMU1/OFF | I/O/Z | Emulator interrupt 1 pin. When TRST is driven high, EMU1/OFF is used as an interrupt to or from the emulator system and is defined as I/O. When TRST transitions from high to low, then EMU1 operates as OFF. EMU/OFF = 0 puts all output drivers into the high-impedance state. Note that OFF is used exclusively for testing and emulation purposes (and not for multiprocessing applications). Therefore, for the OFF condition, the following conditions apply: | | | | | TRST = 0, EMU0 = 1, EMU1 = 0 | | <sup>†</sup> I = Input, O = Output, S = Supply, Z = High Impedance <sup>‡</sup> This pin has an internal bus holder controlled by way of the BSCR register in TMS320C54x<sup>TM</sup> cLEAD core of DSP subsystem A. § This pin is placed in high-impedance when the EMU1/OFF pin operates as OFF and when EMU1/OFF = 0, this case is exclusively for testing and emulation purposes. <sup>¶</sup> This pin has an internal pullup resistor. <sup>#</sup> These pins are Schmitt triggered inputs. This pin is used by Texas Instruments for device testing and should be left unconnected. <sup>★</sup>This pin has an internal pulldown resistor. #### 3 Functional Overview The functional overview in this section is based on the overall system block diagram in Figure 3–1 and the typical subsystem block diagram in Figure 3–2. Figure 3-1. Overall Functional Block Diagram Figure 3-2. Typical Subsystem Functional Block Diagram #### 3.1 Memory Each 5441 DSP subsystem maintains the peripheral register memory map and interrupt location/priorities of the standard 5421. Each individual subsystem CPU memory map is illustrated in Figure 3–3 through Figure 3–6. The arbitration and access for local program/data memory and local data memory is based on a 16K-word block size. The arbitration and access for all the shared memory is based on a 32K-word block size. #### 3.1.1 Memory Maps Figure 3–3 through Figure 3–6 illustrate the CPU memory maps for subsystem A through subsystem D. Figure 3–7 provides a detailed memory map of the local data memory relative to CPU subsystems A, B, C, and D. NOTES: A. MPDA: local program/data memory in subsystem A - B. MDA: local data memory in subsystem A. MDA is controlled by the data memory map register (DMMR). DMMR=0, MDA0 is mapped in 8000h FFFFh. DMMR=1, MDA1 is mapped in 8000h FFFFh. - C. MPAB: shared program memory in subsystems A and B Figure 3-3. Subsystem A CPU Memory Map # Page 0 Page 1 Page 2 Page 3 0000h MPDB | MPDB | MPDB | MPDB | MPDB | MPDB | 8000h MDB0 or MDB1 | MPAB0 | MPAB1 | MPAB2 | MPAB3 Memory Map with OVLY = 1 : reserved NOTES: A. MPDB: local program/data memory in subsystem B - B. MDB: local data memory in subsystem B. MDB is controlled by the data memory map register (DMMR). DMMR=0, MDB0 is mapped in 8000h FFFFh. DMMR=1, MDB1 is mapped in 8000h FFFFh. - C. MPAB: shared program memory in subsystems A and B Figure 3-4. Subsystem B CPU Memory Map NOTES: A. MPDC: local program/data memory in subsystem C - B. MDC: local data memory in subsystem C. MDC is controlled by the data memory map register (DMMR). DMMR=0, MDC0 is mapped in 8000h FFFFh. DMMR=1, MDC1 is mapped in 8000h FFFFh. - C. MPCD: shared program memory in subsystems C and D Figure 3-5. Subsystem C CPU Memory Map reserved NOTES: A. MPDD: local program/data memory in subsystem D - B. MDD: local data memory in subsystem D. MDD is controlled by the data memory map register (DMMR). DMMR=0, MDD0 is mapped in 8000h – FFFFh. DMMR=1, MDD1 is mapped in 8000h – FFFFh. - C. MPCD: shared program memory in subsystems C and D Figure 3-6. Subsystem D CPU Memory Map Figure 3–7 shows the CPU data memory map. The lower 32K-word data memory location in all pages is the overlay area. Program memory has overlay area over the lower 32K words on all pages as well. The overlay areas refer to: - 1. When OVLY = 1, the lower 32K words of data space are mapped to the lower 32K words of all program pages in the memory map. - 2. When OVLY = 0, the lower 32K words of data space are mapped only to the lower 32K words of data space and the lower 32K words of program page 3 are mapped to the lower 32K words of all program pages. NOTE: The upper part of data memory is controlled by the Data Memory Map Register (DMMR). - 1. DMMR=0, DARAM2 and DARAM3 are mapped in 8000h FFFFh. - 2. DMMR=1, DARAM4 and DARAM5 are mapped in 8000h FFFFh. Figure 3-7. Detailed Memory Map of Local Data Memory Relative to CPU Subsystems A, B, C, and D #### 3.1.2 On-Chip Dual-Access RAM (DARAM) Each 5441 subsystem has 96K 16-bit words of on-chip DARAM (six blocks of 16K words). Each of these DARAM blocks can be accessed twice per machine cycle. This memory is intended primarily to store data values; however, it can be used to store program as well. At reset, the DARAM is mapped into data memory space (OVLY=0). The lower part of DARAM (0000h−8000h) can be mapped into program/data memory space by setting the OVLY bit in the processor-mode status (PMST) register of the TMS320C54x<sup>™</sup> cLEAD CPU in each DSP subsystem. #### 3.1.3 On-Chip Two-Way Shared RAM There are 128K 16-bit words of on-chip RAM (four blocks of 32K words) that are shared between subsystems A and B. There are 128K 16-bit words of on-chip RAM (four blocks of 32K words) that are shared between subsystems C and D. This memory is intended to store program only. Both subsystems are able to make one instruction fetch from any location in the two-way shared memory each cycle simultaneously. No subsystem CPU can write to the shared memory as only the DMA can write to shared memory. If any of the CPU program fetches are requested at the same time as an M-bus transfer request, the CPU is stalled until all M bus transfers are completed. In other words, any read or write requested by the M bus (driven by DMA controller or HPI) has priority over the CPUs' (A, B, C, and D) program fetches. The M-bus reads or writes always take two cycles to complete. #### 3.1.4 Extended Data Memory The data memory space of each 5441 subsystem addresses 128K 16-bit words. There are two pages of data memory location with each page consisting of 64K words. The 5441 device uses a data memory map register (DMMR) to facilitate extended data memory access. The DMMR is a peripheral memory-mapped register. The contents of the DMMR register, once being written with an extended data number by the DSP CPU, will be associated with the address decoding for all the data memory CPU accesses. #### 3.1.5 Extended Program Memory The 5441 device uses a paged extended memory scheme in program space to allow access to 256K 16-bit words. This extended program memory (each subsystem) is organized into four pages (0–3), pages 0–3 are two-way shared memory. Each page is 64K words in length. The program counter extension register (XPC) defines the program page selection. To implement the extended program memory scheme, the 5441 device includes the following feature: - Two C54x<sup>™</sup> instructions allow each subsystem CPU access to the on-chip program memory. - READA Read program memory addressed by accumulator A and store in data memory - WRITA Write data to program memory addressed by accumulator A (Writes not allowed for CPUs to shared program memory) #### 3.1.6 Program Memory The program memory is accessible on multiple pages, depending on the XPC value. Within these pages, memory is accessible depending on the address range. - Access in the lower 32K words of each page is dependent on the state of OVLY. - OVLY = 0 Program memory is accessed from program memory page 3 for all values of XPC. - OVLY = 1 Program memory is accessed from local data/program DARAM for all values of XPC. - Access in the upper 32K words of each page is dependent on the state of OVLY. - OVLY = 0 All pages of program memory except page 3 (which is reserved) are accessible for all values of XPC. - OVLY = 1 All pages of program memory are accessible for all values of XPC. #### 3.1.7 Data Memory Accesses on extended data spaces are dependent on the value of the data memory map register (DMMR). Within the page, memory is accessible depending on the address range. - Access in the lower 32K words - Data memory is accessed from local data/program DARAM for all values of DMMR. - Access in the upper 32K words - Which data memory block is accessed depends on the value of DMMR. - There are four 16K-word DARAM blocks for the upper addresses (8000h FFFFh) DMMR=0: DARAM2 and DARAM3 are mapped to the upper addresses DMMR=1: DARAM4 and DARAM5 are mapped to the upper addresses #### 3.1.8 I/O Memory The 5441 does not support I/O memory accesses. C54x is a trademark of Texas Instruments. #### 3.1.9 Multicore Reset Signals The 5441 device includes five reset signals: $\overline{A}_RS$ , $\overline{B}_RS$ , $\overline{C}_RS$ , $\overline{D}_RS$ , and $\overline{R}ESET$ . The $\overline{A}_RS$ , $\overline{B}_RS$ , $\overline{C}_RS$ , and $\overline{D}_RS$ local reset signals function as the CPU reset signal for subsystem A, B, C, and D, respectively. The $\overline{R}ESET$ services as a global reset for the whole device. The global reset ( $\overline{RESET}$ ) is a superset of local resets $\overline{A}$ \_RS, $\overline{B}$ \_RS, $\overline{C}$ \_RS, and $\overline{D}$ \_RS. The assertion of RESET triggers all the local resets; however, none of the local resets triggers the global reset. The local reset signals reset the state of the CPU registers and CPU memory-mapped peripheral registers, and upon release, initiate the reset function. The global reset, $\overline{RESET}$ , resets the on-chip PLL and clears the watchdog timer flag (WDFLAG) bit. The local reset signals are not able to reset the PLL or clear the WDFLAG. The global reset ( $\overline{RESET}$ ) and local resets ( $\overline{x}_RS$ ) clears the program counter extension register (XPC) to zero while the $\overline{RESET}$ instruction does not affect the XPC. #### 3.1.10 Device Bootload The 5441 device supports an HPI boot sequence, which is used to download code while the DSP is in reset. The external master holds the device in reset while it loads code to the on-chip memory of each subsystem, subsystem selection is made by HPI\_SEL1 and HPI\_SEL2 signals. The host can release the 5441 from reset by using either of the following methods. - If the $\overline{x}$ \_RS (x = A, B, C, or D for subsystem A, B, C, or D, respectively) pins are held low while $\overline{RESET}$ transitions from low to high, the reset of each subsystem will be controlled by the $\overline{x}$ \_RS pins. When the host has finished downloading code, it can drive $\overline{x}$ \_RS high to release the cores from reset. - If the x\_RS pins are held high while RESET transitions from low to high, the subsystems will stay in reset until an HPI data write to address 0x2F occurs. This means the host can download code to subsystem x and then release core x from reset by writing any data to core x's address 0x2F via the HPI. The host can then repeat the sequence for other cores. This mode allows the host to control 5441 reset without additional hardware. #### 3.2 On-Chip Peripherals All the C54x<sup>™</sup> devices have the same CPU structure; however, they have different on-chip peripherals connected to their CPUs. The on-chip peripheral options provided are: - DMA controller - 16-bit host-port interface I/O ports - Multichannel buffered serial ports (McBSPs) - A hardware timer - A hardware watchdog timer - A software-programmable clock generator using a phase-locked loop (PLL) - General-purpose I/O #### 3.2.1 Direct Memory Access (DMA) Controller The 5441 includes four 6-channel direct memory access (DMA) controllers for performing data transfers independent of the CPU, one controller for each subsystem. The primary function of the 5441 DMA controller is to provide code overlays and to manage data transfers between on-chip memory, the peripherals, and off-chip host. In the background of CPU operation, the 5441 DMA allows movement of data between internal program/data memory and internal peripherals, such as the McBSPs and the HPI. Each subsystem has its own independent DMA with six programmable channels, which allows for six different contexts for DMA operation. The HPI has a dedicated auxiliary DMA channel. The remapped areas represent address aliasing for DMA accesses within each subsystem. Figure 3–8 through Figure 3–11 illustrate the local DMA memory map of each subsystem. NOTES: A. MPDA: local program/data memory in subsystem A B. MDA: local data memory in subsystem A C. MPAB: two-way shared program memory in subsystems A and B Figure 3-8. Subsystem A Local DMA Memory Map NOTES: A. MPDB: local program/data memory in subsystem B B. MDB: local data memory in subsystem B C. MPAB: two-way shared program memory in subsystems A and B Figure 3-9. Subsystem B Local DMA Memory Map NOTES: A. MPDC: local program/data memory in subsystem C B. MDC: local data memory in subsystem C C. MPCD: two-way shared program memory in subsystems C and D Figure 3-10. Subsystem C Local DMA Memory Map NOTES: A. MPDD: local program/data memory in subsystem D B. MDD: local data memory in subsystem D C. MPCD: two-way shared program memory in subsystems C and D Figure 3-11. Subsystem D Local DMA Memory Map #### 3.2.1.1 DMA Controller Features The 5441 DMA has the following features: - The DMA operates independently of the CPU. - The DMA has six channels. The DMA can keep track of the contexts of six independent block transfers. - The DMA has higher priority than the CPU. - Each channel has independently programmable priority. - Each channel's source and destination address registers include configurable indexing modes. The address can be held constant, postincremented, postdecremented, or adjusted by a programmable value. - Each read or write transfer can be initialized by selected events. - The DMA supports single-word (16-bit) and double-word (32-bit) transfers. - Each DMA channel has independent reload registers. - Each DMA channel has independent extended source/destination data page registers. - The DMA does not support I/O memory access. A 16-bit DMA transfer requires four CPU clock cycles to complete—two cycles for reads and two cycles for writes. Since the DMA controller shares the DMA bus with the HPI module, the DMA access rate is reduced when the HPI is active. #### 3.2.1.2 DMA Reload Registers Each DMA channel has its own reload registers which are utilized when autoinitialization is enabled for the current DMA channel. The reload registers include: - Source address reload register (DMGSAn) - Destination address reload register (DMGDAn) - Element count reload register (DMGCRn) - Frame count reload register (DMGFRn) The "n" in the register names refers to DMA channel number: 0, 1, 2, 3, 4, and 5. In the DMPREC register, bit 14 (IAUTO) is used to enable individual reload register for each channel. If that bit is not set, the channel 0 reload register will be loaded to all chanels (this is backward compatible). #### 3.2.1.3 Extended Source/Destination Data Page Registers (DMSRCDPn/DMDSTDPn) The DMA controller has the ability to perform transfers to and from the extended data memory space. The DMA extended source data page register and extended destination data page register service this purpose and only the least significant seven bits are used to designate the extended data memory page. Each of the DMA channels will have one set of these registers for extended data memory page (other than page 0) access. Data memory space transfers cannot cross 64K page boundaries. If a data page boundary is crossed during a transfer, the next transfer will wrap on to the same page. For detailed information on DMA registers, see *TMS320C54x DSP Reference Set, Volume 5: Enhanced Peripherals* (literature number SPRU302). #### 3.2.1.4 DMA Controller Synchronization Events The transfers associated with each DMA channel can be synchronized to one of several events. The DSYN bit field of the DMA channel x sync select and frame count (DMSFCx) register selects the synchronization event for a channel. The list of possible events and the DSYN values are shown in Table 3–1. Table 3-1. DMA Synchronization Events | DSYN VALUE | DMA SYNCHRONIZATION EVENT | |---------------|---------------------------| | 0000b | No synchronization used | | 0001b | McBSP0 Receive Event | | 0010b | McBSP0 Transmit Event | | 0011b | McBSP2 Receive Event | | 0100b | McBSP2 Transmit Event | | 0101b | McBSP1 Receive Event | | 0110b | McBSP1 Transmit Event | | 0111b – 1111b | Reserved | #### 3.2.1.5 DMA Channel Interrupt Selection The DMA controller can generate a CPU interrupt for each of the six channels. However, channels 0, 1, 2, and 3 are multiplexed with other interrupt sources. DMA channels 0 and 1 share an interrupt line with the receive and transmit portions of McBSP2 (IMR/IFR bits 6 and 7), and DMA channels 2 and 3 share an interrupt line with the receive and transmit portions of McBSP1 (IMR/IFR bits 10 and 11). When the 5441 is reset, the interrupts from these four DMA channels are deselected. The INTSEL bit field in the DMA channel priority and enable control (DMPREC) register can be used to select these interrupts, as shown in Table 3–2. Table 3–2. DMA Channel Interrupt Selection | INTSEL Value | IMR/IFR[6] | IMR/IFR[7] | IMR/IFR[10] | IMR/IFR[11] | |--------------|------------|------------|-------------|-------------| | 00b (reset) | BRINT2 | BXINT2 | BRINT1 | BXINT1 | | 01b | BRINT2 | BXINT2 | DMAC2 | DMAC3 | | 10b | DMAC0 | DMAC1 | DMAC2 | DMAC3 | | 11b | Reserved | | | | #### 3.2.2 16-Bit Bidirectional Host-Port Interface (HPI16) #### 3.2.2.1 HPI16 Memory Map The HPI16 is an enhanced 16-bit version of the C54x<sup>TM</sup> DSP 8-bit host-port interface (HPI). The HPI16 is designed to allow a 16-bit host to access the DSP on-chip memory, with the host acting as the master of the interface. Each HPI subsystem memory map is identical to its corresponding DMA memory map except the HPI memory map does not support accesses to any memory-mapped registers. Some of the features of the HPI16 include: - A 16-bit bidirectional data bus - Multiple data strobes and control signals to allow glueless interfacing to a variety of hosts - Multiplexed and nonmultiplexed address/data modes - A 19-bit address bus used in nonmultiplexed mode to allow access to all on-chip (including extended address pages) memory - A 19-bit address register used in multiplexed mode. Includes address autoincrement feature for faster accesses to sequential addresses - Interface to on-chip DMA module to allow access to entire on-chip memory space - HRDY signal to hold off host accesses due to DMA latency - Control register available in multiplexed mode only. Accessible by either host or DSP to provide host/DSP interrupts, extended addressing, and data prefetch capability - HPI SEL1 and HPI SEL2 pins are used to make selection among the four subsystem HPI modules. - Both the HPI data bus and address bus have bus-holder features. The bus holders can be enabled/disabled by the CPUs. #### 3.2.2.2 HPI Multiplexed Mode In *multiplexed* mode, HPI16 operation is very similar to that of the standard 8-bit HPI, which is available with other C54x<sup>TM</sup> DSP products. A host with a multiplexed address/data bus can access the HPI16 data register (HPID), address register (HPIA), or control register (HPIC) via the HD bidirectional data bus. The host initiates the access with the strobe signals (HDS1, HDS2, HCS) and controls the type of access with the HCNTL, HR/W, and HAS signals. The DSP can interrupt the host via the $\overline{x}$ -HINT signal, and can stall host accesses via the HRDY signal. Bit 20 of the HPIA register is used to make selection between program (shared) memory and data (local) memory access. Table 3–3 shows the memory selection via HA[20]. Table 3-3. HPI Local/Shared Memory Selection Via HA[20] | HA[20] | Memory Type | |--------|------------------| | 0 | Local (data) | | 1 | Shared (program) | #### 3.2.2.3 Host/DSP Interrupts In *multiplexed* mode, the HPI16 offers the capability for the host and DSP to interrupt each other through the HPIC register. For host-to-DSP interrupts, the host must write a "1" to the DSPINT bit of the HPIC register. This generates an interrupt to the DSP. This interrupt can also be used to wake the DSP from any of the IDLE 1,2, or 3 states. Note that the DSPINT bit is always read as "0" by both the host and DSP. The DSP cannot write to this bit (see Figure 3–12). For DSP-to-host interrupts, the DSP must write a "1" to the $\overline{\text{HINT}}$ bit of the HPIC register to interrupt the host via the $\overline{\text{x}_{-}\text{HINT}}$ pin. The host acknowledges and clears this interrupt by also writing a "1" to the $\overline{\text{HINT}}$ bit of the HPIC register. Note that writing a "0" to the $\overline{\text{HINT}}$ bit by either host or DSP has no effect. #### 3.2.2.4 HPI Nonmultiplexed Mode In *nonmultiplexed* mode, a host with separate address/data buses can access the HPI16 data register (HPID) via the 16-bit HD bidirectional data bus, and the address register (HPIA) via the 19-bit HA address bus. The HA[18] signal is used to make selection between program (shared) memory and data (local) memory access. Table 3–4 shows the memory selection via HA[18]. Table 3-4. HPI Local/Shared Memory Selection Via HA[18] | HA[18] | Memory Type | |--------|------------------| | 0 | Local (data) | | 1 | Shared (program) | The host initiates the access with the strobe signals ( $\overline{HDS1}$ , $\overline{HDS2}$ , and $\overline{HCS}$ ) and controls the direction of the access with the HR/W signal. The HPI16 can stall host accesses via the HRDY signal. Note that the HPIC register is not available in *nonmultiplexed* mode since there are no HCNTL signals available. All host accesses initiate a DMA read or write access. Figure 3–12 shows a block diagram of the HPI16 in *nonmultiplexed* mode. Figure 3-12. Interfacing to the HPI-16 in Non-Multiplexed Mode #### 3.2.2.5 HPI Bus Holder Control Both the HPI data and address buses have bus holders. By default, the bus holders are disabled after global reset or subsystem A reset. The bus holders are configured via the BHD and BHA bits in the bank switching control register (BSCR) located at 29h in subsystem A. Figure 3–13 shows the BSCR bit layout for subsystem A and Table 3–5 describes the bit functions of BSCR. **LEGEND:** R = Read, W = Write, U = Undefined Figure 3-13. BSCR Register Bit Layout for Subsystem A BIT BIT **FUNCTION** NO. NAME 15-3 Reserved These bits are reserved and are read as 0. Data bus holder. BHD is cleared to 0 at reset. BHD BHD = 0: The HPI data bus holder is disabled. 2 BHD = 1: The HPI data bus holder is enabled. Address bus holder. BHA is cleared to 0 at reset. BHA = 0: The HPI address bus holder is disabled. BHA = 1: The HPI address bus holder is enabled. Table 3–5. BSCR Register Bit Functions for Subsystem A #### 3.2.2.6 Other HPI16 System Considerations This bit is reserved and is read as 0. 0 Reserved - Operation During IDLE The HPI16 can continue to operate during IDLE1 or IDLE2 by using special clock management logic that turns on relevant clocks to perform a synchronous memory access, and then turns the clocks back off to save power. The DSP CPU does not wake up from the IDLE mode during this process. - Downloading Code During Reset The HPI16 can download code while the DSP is in reset. The system provides a pin (RESET) that provides a way to take the HPI16 module out of reset while leaving the DSP in reset. - Emulation considerations The HPI16 can continue operation even when the DSP CPU is halted due to debugger breakpoints or other emulation events. - XA Multiplexer XA multiplexer controls the HPI data traffic from each subsystem to the device boundary. The HPI module is the slave on the HPI bus. Figure 3–14 shows the 5441 block diagram with XA logic. The XA basic function includes: - Making the HPI bus available for the selected subsystem HPI module according to HPI selection pins HPI SEL1/HPI SEL2. - Granting HPI path to one of the subsystems at one time - The HPI\_SEL1 and HPI\_SEL2 pins are used to select the HPI module among the four cores. The selection is indicated in Table 3–6. NOTE: XA is the MUXing logic for HPI access. Figure 3-14. XA Multiplexer for HPI Access Table 3-6. HPI Module Selection | HPI_SEL2 | HPI_SEL1 | SELECTED HPI MODULE | |----------|----------|---------------------| | 0 | 0 | Subsystem A | | 0 | 1 | Subsystem B | | 1 | 0 | Subsystem C | | 1 | 1 | Subsystem D | #### 3.2.3 Multichannel Buffered Serial Port (McBSP) The 5441 device provides high-speed, full-duplex serial ports that allow direct interface to other C54x/LC54x devices, codecs, and other devices in a system. There are twelve multichannel buffered serial ports (McBSPs) on chip (three per subsystem). The McBSP provides: - Full-duplex communication - Double-buffer data registers, which allow a continuous data stream - Independent framing and clocking for receive and transmit In addition, the McBSP has the following capabilities: - Direct interface to: - T1/E1 framers - MVIP switching-compatible and ST-BUS compliant devices - IOM-2 compliant device - AC97-compliant device - Serial peripheral interface (SPI) - Multichannel transmit and receive of up to 128 channels - A wide selection of data sizes, including: 8, 12, 16, 20, 24, or 32 bits - μ-law and A-law companding - Programmable polarity for both frame synchronization and data clocks - Programmable internal clock and frame generation #### 3.2.3.1 McBSP Clock Source The 5441 McBSPs allow either the receive clock pin (BCLKRn) or the transmit clock pin (BCLKXn) to be configured as the input clock to the sample rate generator. This enhancement is enabled through two register bits: bit 7 [the enhanced sample clock mode bit (SCLKME)] of the pin control register (PCR), and bit 13 [the McBSP sample rate generator clock mode bit (CLKSM)] of the sample rate generator register 2 (SRGR2). SCLKME is an addition to the PCR contained in the McBSPs on previous TMS320C5000™ DSP platform devices. The new bit layout of the PCR is shown in Figure 3–15. For a description of the remaining bits, see *TMS320C54x DSP Reference Set, Volume 5: Enhanced Peripherals* (literature number SPRU302). **LEGEND:** R = Read, W = Write, +0 = Value at reset Figure 3–15. Pin Control Register (PCR) TMS320C5000 is a trademark of Texas Instruments. The selection of the sample rate generator (SRG) clock input source is made by the combination of the CLKSM and SCLKME bit values as shown in Table 3-7. | SCLKME | CLKSM | SRG Clock Source | | | | | | | | |--------|-------|------------------|--|--|--|--|--|--|--| | 0 | 0 | Reserved | | | | | | | | | 0 | 1 | CPU clock | | | | | | | | | 1 | 0 | BCLKRn pin | | | | | | | | | | | | | | | | | | | BCLKXn pin Table 3–7. Sample Rate Generator Clock Source Selection When either of the bidirectional pins, BCLKRn or BCLKXn, is configured as the clock input, its output buffer is automatically disabled. For example, with SCLKME = 1 and CLKSM = 0, the BCLKRn pin is configured as the SRG input. In this case, both the transmitter and receiver circuits can be synchronized to the SRG output by setting PCR[9:8] for CLKXM = 1 and CLKRM = 1. However, the SRG output is only driven onto the BCLKXn pin because the BCLKR output is automatically disabled. #### 3.2.3.2 **Multichannel Selection** The McBSP supports independent selection of multiple channels for the transmitter and receiver. When multiple channels are selected, each frame represents a time-division multiplexed (TDM) data stream. In using time-division multiplexed data streams, the CPU may only need to process a few of them. Thus, to save memory and bus bandwidth, multichannel selection allows independent enabling of particular channels for transmission and reception. Up to a maximum of 128 channels in a bit stream can be enabled or disabled. The 5441 McBSPs have two working modes that are selected by setting the RMCME and XMCME bits in the multichannel control registers MCR1x and MCR2x, respectively (see Figure 3-16 and Figure 3-17). For a description of the remaining bits, see TMS320C54x DSP Reference Set, Volume 5: Enhanced Peripherals (literature number SPRU302). In the first mode, when RMCME = 0 and XMCME = 0, there are two partitions (A and B), with each containing 16 channels as shown in Figure 3-16 and Figure 3-17. This is compatible with the McBSPs used in the 5420, where only 32-channel selection is enabled (default). **LEGEND:** R = Read, W = Write, +0 = Value at reset; x = McBSP 0.1, or 2 Figure 3–16. Multichannel Control Register 2 for McBSPx (MCR2x) **LEGEND:** R = Read, W = Write, +0 = Value at reset; x = McBSP 0,1, or 2 Figure 3-17. Multichannel Control Register 1 for McBSPx (MCR1x) • In the second mode, with RMCME = 1 and XMCME = 1, the McBSPs have 128-channel selection capability. Twelve registers (RCERCx–RCERHx and XCERCx–XCERHx) are used to enable the 128-channel selection. The subaddresses of the registers are shown in Table 3–24. These registers, functionally equivalent to the RCERA0–RCERB1 and XCERA0–XCERB1 registers, are used to enable/disable the transmit and receive of additional channel partitions (C,D,E,F,G, and H) in the 128-channel stream. For example, XCERH1 is the transmit enable for channel partition H (channels 112 to 127) of McBSP1 for each DSP subsystem. See Figure 3–18, Table 3–8, Figure 3–19, and Table 3–9 for bit layouts and functions of the receive and transmit registers. **LEGEND:** R = Read, W = Write, +0 = Value at reset; y = Partition A,B,C,D,E,F,G, or H; z = McBSP 0,1, or 2 Figure 3-18. Receive Channel Enable Registers Bit Layout for Partitions A to H Table 3-8. Receive Channel Enable Registers for Partitions A to H | Bit | Name | Function | | |------|--------------|-----------------|-----------------------------------------------------------| | 15–0 | RCERyz[15:0] | Receive Channel | Enable Register | | | | RCERyz $n = 0$ | Disables reception of <i>n</i> th channel in partition y. | | | | RCERyz n = 1 | Enables reception of <i>n</i> th channel in partition y. | **Note:** y = Partition A,B,C,D,E,F,G, or H; z = McBSP 0,1, or 2; n = bit 15–0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---|----------|----------|----------|----------|----------|----------|---------|---------| | | XCERyz15 | XCERyz14 | XCERyz13 | XCERyz12 | XCERyz11 | XCERyz10 | XCERyz9 | XCERyz8 | | - | RW,+0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | XCERyz7 | XCERyz6 | XCERyz5 | XCERy4 | XCERyz3 | XCERyz2 | XCERyz1 | XCERyz0 | | | RW,+0 **LEGEND:** R = Read, W = Write, +0 = Value at reset; y = Partition A,B,C,D,E,F,G, or H; z = McBSP 0,1, or 2 Figure 3–19. Transmit Channel Enable Registers Bit Layout for Partitions A to H Table 3-9. Transmit Channel Enable Registers for Partitions A to H | Bit | Name | Function | | |------|--------------|-----------------|----------------------------------------------------------| | 15–0 | XCERyz[15:0] | Transmit Channe | l Enable Register | | | | XCERyz $n = 0$ | Disables transmit of <i>n</i> th channel in partition y. | | | | XCERyz n = 1 | Enables transmit of <i>n</i> th channel in partition y. | **LEGEND:** y = Partition A,B,C,D,E,F,G, or H; z = McBSP 0,1, or 2; n = bit 15–0 The McBSP is fully static and operates at arbitrarily low clock frequencies. For the maximum McBSP multichannel operating frequency, see Section 5.10 of this data manual. #### 3.2.3.3 McBSP1 and McBSP2 The four McBSP1s from each subsystem share the same external signal pins. The four McBSP2s from each subsystem share the same set of external signal pins. They can only operate in either of the following modes: - multichannel mode (x\_BCLKR, x\_BCLKX, x\_BFSR, and x\_BFSX are external and the McBSPs share TDM stream with no single time slot assigned to more than one McBSP) - standard serial port mode (x\_BCLKR, x\_BCLKX, x\_BFSR, and x\_BFSX are external and only one McBSP is enabled at one time). For McBSP1 and McBSP2, no other mode is supported. #### 3.2.3.4 SA Multiplexer The SA1 and SA2 multiplexers provide multiplexing for the four McBSP1s and the four McBSP2s from each subsystem and present the data path to the device boundary. All the same functional pins from the four McBSP1s are multiplexed together by SA1 and connect to the device external pins. All the same functional pins from the four McBSP2s are multiplexed together by SA2 and connect to the device external pins. The functional pins are: data receive (BDRn), data transmit (BDXn), receive frame sync (BFSRn), transmit frame sync (BFSXn), receive shift clock (BCLKRn), and transmit shift clock (BCLKXn). When McBSP operates in multichannel mode, software shall ensure that the same channel (time slot) not be assigned by more than one subsystem. If more than one subsystem enables the same transmit time slot, the results are undefined. Figure 3–20 shows 5441 block diagram with SA1 logic; SA2 logic is identical. NOTE: SA is the MUX/Arbitration logic for McBSP1 operation. Figure 3–20. SA Multiplexer for McBSP1 Operation #### 3.2.4 Hardware Timer Each 5441 subsystem has one independent software programmable timer. The memory-mapped registers control the operation of the timer. The timer resolution is the clock rate of the CPU. The timer output shares the pin with GPIO3 and is controlled by GPIO register bit 15. The timer supports a 32-bit dynamic range. The timer consists of a programmable 16-bit main counter and a programmable prescalar. The main counter is driven by the prescalar, which decrements by one at every CPU clock. Once the prescalar reaches zero, the 16-bit counter decrements by one. When the 16-bit counter decrements to zero, a maskable interrupt (TINT) is generated and the timer output pin (TOUT) asserts an active-high pulse (2H-2 ns, H=0.5 clock cycle). The timer output pulse is driven on GPIO3 when the TOUT bit is set to high in the GPIO register. When the timer is configured in continuous mode, the timer counter and prescalar will be reloaded accordingly after the timer counter exhausts. The timer can be stopped, restarted, reset, or disabled via the bits of the timer control register. There are four 16-bit registers associated with the timer. - Timer counter register (TIM) - Timer period register (PRD) - Timer control register (TCR) - Timer second control register (TSCR) #### 3.2.4.1 TIM Register This register is loaded with the period register (PRD) value and decrements once the PRD value is loaded. #### 3.2.4.2 PRD Register This register is used to reload the timer counter register (TIM). #### 3.2.4.3 TCR Register This register provides the control and status information. TCR bit fields are shown in Figure 3–21 and described in Table 3–10. **LEGEND:** R = Read, W = Write, +0 = Value at reset Figure 3–21. Timer Control Register (TCR) Table 3-10. TCR Bit Description | | Table 3–10. TCR Bit Description | | | | | | | | | |------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | BIT<br>NO. | BIT<br>NAME | FUNCTION | | | | | | | | | 15–12 | Reserved | Register bit is reserved. Read 0, write has no effect. | | | | | | | | | 11 | SOFT | Used in conjunction with the FREE bit to determine the state of the timer when a breakpoint is encountered in the HLL debugger. When FREE = 0 and SOFT = 0 the timer stops immediately. When FREE = 0 and SOFT = 1, the timer stops when the counter decrements to 0. | | | | | | | | | 10 | FREE | the HLL debugger. When FREE = 0, t When FREE = 1, t | Used in conjunction with the SOFT bit to determine the state of the timer when a breakpoint is encountered in the HLL debugger. When FREE = 0, the SOFT bit selects the timer mode. When FREE = 1, the timer runs free regardless of the SOFT bit. | | | | | | | | 9–6 | PSC | Timer prescalar counter, | used only when PREMD = 0 (in TSCR register) and the prescaler is in direct mode. | | | | | | | | 5 | TRB | | is set, TIM is loaded with the value in the PRD register and the PSC field is loaded with ld (when prescalar is in direct mode). TRB is always read a 0. | | | | | | | | 4 | TSS | Timer stop status. Stops or starts the timer at reset. TSS is cleared and the timer starts timing. 0 = timer is started 1 = timer is stopped | | | | | | | | | 3–0 | TDDR | the contents of TDDR. | e 0, TDDR is a 4-bit reload prescalar. When PSC decrements to 0, PSC is loaded with = 1,TDDR is an indirect prescalar, the contents in TDDR is used to specify the timer PRESCALAR 0001h 0003h 0007h 000Fh 001Fh 003Fh 007Fh 00FFh 01FFh 01FFh 03FFh 07FFh 07FFFh | | | | | | | #### 3.2.4.4 TSCR Register This 16-bit register contains bits to set prescalar mode. R/W+0 **LEGEND:** R = Read, W = Write, +0 = Value at reset Figure 3–22. Timer Second Control Register (TSCR) Table 3-11. TSCR Bit Description | BIT<br>NO. | BIT<br>NAME | FUNCTION | |------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–13 | Reserved | Register bit is reserved. Read 0, write has no effect. | | 12 | PREMD | Prescalar mode select bit. 0 = direct mode, TDDR is a 4-bit reload prescalar (default value after reset). 1 = indirect mode, TDDR is used to select individual prescalar value. | | 11–0 | Reserved | Register bit is reserved. Read 0, write has no effect. | Out of reset, the TIM and PRD registers are set to a maximum value of FFFFh, the PREMD bit (TSCR[12]) is set to 0, the TDDR field (TCR[3:0]) is cleared to 0, and the timer is started. ### 3.2.5 Watchdog Timer Each subsystem contains a watchdog timer. The purpose of the watchdog timer is to prevent the system from lock in case the software becomes trapped in loops with no controlled exit. The watchdog timer has a "watchdog output" pin associated with it. This watchdog output pin is shared with the $x\_GPIO2/x\_WTOUT$ pin; once the watchdog timer is enabled, this pin is automatically configured as $x\_WTOUT$ . The watchdog timer requires a special service sequence to be executed periodically. Without this periodic servicing, the watchdog timer counter reaches zero and times out. Consequently, an active-low pulse will be asserted on the "watchdog output" pin and an internal maskable interrupt will be triggered. The watchdog output ( $x\_WTOUT$ ) pin can be gluelessly external-connected to the local hardware reset or NMI (nonmaskable interrupt). This allows maximum flexibility in utilizing the watchdog as required by the particular application. The watchdog timer is a prescaled 16-bit counter that supports up to a 32-bit dynamic range. Out of reset, the watchdog is disabled in order to allow as much time as needed for code to be loaded into the 5441 on-chip memory via the HPI. Prior to being enabled, the watchdog counter will, in fact, still count down from its initial default value using the default prescalar value. When the counter reaches zero, a watchdog time-out event will occur in that a WD interrupt (WDTINT) request will be sent to the core, and the WDFLAG will be set. However, since all maskable interrupts are disabled by default at reset, the WDTINT will not be serviced by the core. Additionally, the watchdog pin $(x_{\overline{WTOUT}})$ is disconnected from the watchdog time-out event, so no pulse will be generated on this pin. After this time-out, the counter and prescalar will be reloaded automatically and the watchdog will continue to count, time out, reload, etc. After code-download, the watchdog can be enabled to connect the $\overline{x_{\overline{WTOUT}}}$ pin to the time-out event. To enable the watchdog, certain sequence shall be followed as shown in Figure 3–25. Once the watchdog is enabled, it cannot be disabled by software. It can be disabled by watchdog time-out, local hardware reset, or global hardware reset. A special key sequence is provided to prevent the watchdog from being accidentally serviced while the software is trapped in a dead loop or in some other software failures. #### 3.2.5.1 **Watchdog Timer Registers** There are four 16-bit registers associated with the watchdog timer. - WD Timer Counter Register (WDTIM) - WD Timer Period Register (WDPRD) - WD Timer Control Register (WDTCR) - WD Timer Second Control Register (WDTSCR) #### 3.2.5.2 **WDTIM Register** This register contains the 16-bit watchdog counter value. It is decremented once every watchdog clock cycle. #### 3.2.5.3 **WDPRD** Register This register is used to reload the WD timer counter register (WDTIM). #### 3.2.5.4 **WDTCR Register** This register provides the control and status information. WDTCR bit fields are as shown in Figure 3-23 and are described in Table 3-12. **LEGEND:** R = Read, W = Write, +0 = Value at reset Figure 3–23. Watchdog Timer Control Register (WDTCR) Table 3-12. WDTCR Bit Description | BIT | ВІТ | | | | | | | | | | |-------|----------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | NO. | NAME | | FUNCTION | | | | | | | | | 15–12 | Reserved | Register bit is reserved. Read 0, write has no effect. | | | | | | | | | | 11 | SOFT | the HLL debugger. When FREE = | Jsed in conjunction with the FREE bit to determine the state of the timer when a breakpoint is encountered in he HLL debugger. When FREE = 0 and SOFT = 0 the timer stops immediately. When FREE = 0 and SOFT = 1, the timer stops when the counter decrements to 0. | | | | | | | | | 10 | FREE | the HLL debugger. When FREE = | Used in conjunction with the SOFT bit to determine the state of the timer when a breakpoint is encountered in he HLL debugger. When FREE = 0, the SOFT bit selects the timer mode. When FREE = 1, the timer runs free regardless of the SOFT bit. | | | | | | | | | 9–6 | PSC | Timer prescalar coun | ter, used only when PREMD = 0 (in WDTSCR register) and the prescaler is in direct mode. | | | | | | | | | 5–4 | Reserved | Register bit is reserve | ed. Read 0, write has no effect. | | | | | | | | | 3–0 | TDDR | the contents of TDDF | MD = 0, TDDR is a 4-bit reload prescalar. When PSC decrements to 0, PSC is loaded with R. MD = 1,TDDR is an indirect prescalar, the contents in TDDR is used to specify the timer PRESCALAR 0001h 0003h 0007h 000Fh 001Fh 003Fh 007Fh 00Fh | | | | | | | | | | | 1000<br>1001<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | 01FFh 03FFh 07FFh 0FFFh 1FFFh 3FFFh 7FFFh FFFFh (Default) | | | | | | | | # 3.2.5.5 WDTSCR Register This 16-bit register contains bits to indicate watchdog flag, to enable watchdog, to set prescalar mode as well as to provide the 12-bit WDKEY for watchdog service. WDTSCR bit fields are shown in Figure 3–24 and are described in Table 3–13. | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|-------|----------|-------|----|----|---|---|---|-----|----|---|---|---|---|---| | | WDFLAG | WDEN | Reserved | PREMD | | | | | | WDK | ŒΥ | | | | | | | , | R/W+0 | R/W+0 | | R/W+1 | | | | | | R/W | +0 | | | | | | **LEGEND:** R = Read, W = Write, +0 = Value at reset Figure 3–24. Watchdog Timer Second Control Register (WDTSCR) Table 3-13. WDTSCR Bit Description | BIT<br>NO. | BIT<br>NAME | FUNCTION | | | | | | |------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 15 | WDFLAG | Watchdog flag bit. This bit can be cleared by enabling the watchdog timer, by device global reset, and by being written with "1". It is set by a watchdog time-out. | | | | | | | | | 0 = No watchdog time-out occurred 1 = Watchdog time-out occurred | | | | | | | 14 | WDEN | Watchdog timer enable bit. 0 = Watchdog disable. Default value after device reset. Watchdog output pin is disconnected to the watchdog time-out event, counter starts to run. 1 = Watchdog enable. Once enabled, the watchdog output pin is connected to the watchdog time-out | | | | | | | | | event, and can be disabled by watchdog time-out or reset. | | | | | | | 13 | Reserved | Register bit is reserved. Read 0, write has no effect. | | | | | | | 12 | PREMD | Prescalar mode select bit. 0 = Direct mode, TDDR is 4-bit reload prescalar. 1 = Indirect mode, TDDR is used to select individual prescalar value (default value after local or global hardware reset). | | | | | | | 11–0 | WDKEY | 12-bit watchdog reset key, only the sequence of a 5C6h followed by an A7Eh services the watchdog. | | | | | | The watchdog has to be serviced periodically with the sequence of 5C6h followed by A7Eh, written to WDKEY before the watchdog timer times out. Both 5C6h and A7Eh are allowed to be written to WDKEY. Only the sequence of 5C6h followed by A7Eh, to WDKEY services the watchdog. Any other writes to WDKEY will trigger the watchdog time-out immediately, and consequently: - the watchdog output pin will generate an active-low pulse (6H ns, H=0.5 clock cycle) - the WDFLAG bit in WDTSCR will be set to 1 - the internal maskable WD interrupt (WD\_TINT) will be triggered Read from WDTSCR register will not cause time-out. When the watchdog is in time-out state, the watchdog is disabled and WDEN is cleared. The watchdog output pin $(x\_WTOUT)$ is disconnected to the watchdog time-out event. Finally, the timer is reloaded and continues to run. Out of reset, the watchdog is disabled, and reads and writes to the watchdog registers are allowed. Once 5C6h is written to WDKEY in the WDTSCR register from the initial state, the watchdog enters the preactive state. The next write to the WDTSCR register should be completed with a "1" written to WDEN and A7Eh written to WDKEY. This causes the watchdog timer to enter the active state. Once the watchdog is enabled, it cannot be disabled by software. Any writes to the WDTSCR register from the active or service states that do not write 5C6h or A7Eh to WDKEY will result in an immediate watchdog time-out. Writing the sequence of 5C6h and A7Eh to WDKEY causes the watchdog timer to transition between the active and service states. The transition from the service state to the active state results in the timer register reload that is necessary to keep the watchdog timer from timing out. Each time the watchdog is serviced by the sequence, the watchdog timer counter and prescalar will automatically be reloaded. The registers WDTIM, WDPRD, WDTCR, and the PREMD bit in WDTSCR must be configured before the watchdog enters the active state. By default, WDTIM=FFFFh, WDPRD=FFFFh, PREMD=1, TDDR=1111b. Writing a '1' to WDEN and configuring the PREMD bit must be done at the same time that A7Eh is written to WDKEY in watchdog pre-active state. #### 3.2.5.6 Watchdog State Diagram Figure 3–25 shows the watchdog operation state diagram. Figure 3-25. Watchdog Operation State Diagram As shown in Figure 3–25, the watchdog is disabled before it enters the active state. Even though disabled, the WD interrupt (WD\_TINT) may be triggered periodically although the watchdog output pin (x\_WTOUT) will not be asserted. The interrupt may be utilized to: - Indicate that watchdog is not in active state - Allow the watchdog timer to act as a general-purpose time counter if the watchdog functionality is not needed. #### 3.2.5.7 Watchdog Register Write Protection Once the watchdog is enabled, writes to registers WDTIM, WDPRD, and WDTCR will have no effect. Writes to the WDFLAG, WDEN, and PREMD bits in register WDTSCR will have no effect. However, writing an incorrect key (not 5C6h or A7Eh) to WDKEY will result in an immediate time-out. ### 3.2.6 Software-Programmable Phase-Locked Loop (PLL) The clock generator provides clocks to the 5441 device, and consists of a phase-locked loop (PLL) circuit. The clock generator requires a reference clock input, which must be provided by using an external clock source. The reference clock input is then divided by two (DIV mode) to generate clocks for the 5441 device. Alternately, the PLL circuit can be used (PLL mode) to generate the device clock by multiplying the reference clock frequency by a scale factor, allowing use of a clock source with a lower frequency than that of the CPU. The PLL is an adaptive circuit that, once synchronized, locks onto and tracks an input clock signal. When the PLL is initially started, it enters a transitional mode during which the PLL acquires lock with the input signal. Once the PLL is locked, it continues to track and maintain synchronization with the input signal. Then, other internal clock circuitry allows the synthesis of new clock frequencies for use as master clock for the 5441 device. Only subsystem A controls the PLL. Subsystems B. C. and D cannot access the PLL registers. The software-programmable PLL features a high level of flexibility, and includes a clock scaler that provides various clock multiplier ratios, capability to directly enable and disable the PLL, and a PLL lock timer that can be used to delay switching to PLL clocking mode of the device until lock is achieved. Devices that have a built-in software-programmable PLL can be configured in one of two clock modes: - PLL mode. The input clock (CLKIN) is multiplied by 1 of 31 possible ratios. These ratios are achieved using the PLL circuitry. - DIV (divider) mode. The input clock is divided by 2 or 4. Note that when DIV mode is used, the PLL can be completely disabled in order to minimize power dissipation. The software-programmable PLL is controlled using the 16-bit memory-mapped (address 0058h) clock mode register (CLKMD). The CLKMD register is used to define the clock configuration of the PLL clock module. Figure 3–26 shows the bit layout of the clock mode register and Table 3–14 describes the bit functions. †When in DIV mode (PLLSTATUS is low), PLLMUL, PLLDIV, PLLCOUNT, and PLLON/OFF are don't cares, and their contents are indeterminate. **LEGEND:** R = Read. W = Write Figure 3–26. Clock Mode Register (CLKMD) Table 3-14. Clock Mode Register (CLKMD) Bit Functions | BIT<br>NO. | BIT<br>NAME | FUNCTION | | | | | | | | |---------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 15–12 | PLLMUL† | LL multiplier. PLLMUL defines the frequency multiplier in conjunction with PLLDIV and PLLNDIV. See able 3–15. | | | | | | | | | 11 | PLLDIV† | PLL divider. PLLDIV defines the frequency multiplier in conjunction with PLLMUL and PLLNDIV. See Table 3–15. PLLDIV = 0 Means that an integer multiply factor is used PLLDIV = 1 Means that a noninteger multiply factor is used | | | | | | | | | 10–3 | PLLCOUNT | PLL counter value. PLLCOUNT specifies the number of input clock cycles (in increments of16 cycles) for the PLL lock timer to count before the PLL begins clocking the processor after the PLL is started. The PLL counter is a down-counter, which is driven by the input clock divided by 16; therefore, for every 16 input clocks, the PLL counter decrements by one. The PLL counter can be used to ensure that the processor is not clocked until the PLL is locked, so that only valid clock signals are sent to the device. | | | | | | | | | 2 | PLLON/OFF† | PLL on/off. PLLON/OFF enables or disables the PLL part of the clock generator in conjunction with the PLLNDIV bit (see Table 3–16). Note that PLLON/OFF and PLLNDIV can both force the PLL to run; when PLLON/OFF is high, the PLL runs independently of the state of PLLNDIV. | | | | | | | | | 1 | PLLNDIV | PLLNDIV configures PLL mode when high or DIV mode when low. PLLNDIV defines the frequency multiplie conjunction with PLLDIV and PLLMUL. See Table 3–15. | | | | | | | | | Indicates the PLL mode. STATUS = 0 Indicates DIV mode STATUS = 1 Indicates PLL mode | | | | | | | | | | $<sup>\</sup>label{thm:contents} \begin{tabular}{ll} $\uparrow$ When in DIV mode (PLLSTATUS is low), PLLMUL, PLLDIV, PLLCOUNT, and PLLON/OFF are don't cares, and their contents are indeterminate. \end{tabular}$ Table 3-15. Multiplier Related to PLLNDIV, PLLDIV, and PLLMUL | PLLNDIV | PLLDIV | PLLMUL | MULTIPLIER‡ | |---------|--------|-----------|------------------------| | 0 | х | 0–14 | 0.5 | | 0 | Х | 15 | 0.25 | | 1 | 0 | 0–14 | PLLMUL + 1 | | 1 | 0 | 15 | bypass (multiply by 1) | | 1 | 1 | 0 or even | (PLLMUL + 1)/2 | | 1 | 1 | odd | PLLMUL/4 | <sup>‡</sup> CLKOUT = CLKIN \* Multiplier Table 3-16. VCO Truth Table | PLLON/OFF | PLLNDIV | VCO STATE | |-----------|---------|-----------| | 0 | 0 | off | | 1 | 0 | on | | 0 | 1 | on | | 1 | 1 | on | # 3.2.6.1 PLL Clock Programmable Timer During the lockup period, the PLL should not be used to clock the 5441. The PLLCOUNT programmable lock timer provides a convenient method of automatically delaying clocking of the device by the PLL until lock is achieved. The PLL lock timer is a counter, loaded from the PLLCOUNT field in the CLKMD register, that decrements from its preset value to 0. The timer can be preset to any value from 0 to 255, and its input clock is CLKIN divided by 16. The resulting lockup delay can therefore be set from 0 to $255 \times 16$ CLKIN cycles. The lock timer is activated when the operating mode of the clock generator is switched from DIV to PLL. During the lockup period, the clock generator continues to operate in DIV mode; after the PLL lock timer decrements to zero, the PLL begins clocking the 5441. Accordingly, the value loaded into PLLCOUNT is chosen based on the following formula: $$PLLCOUNT = \frac{Lockup\ Time}{16\ \times\ T_{CLKIN}}$$ where $T_{\text{CLKIN}}$ is the input reference clock period and lockup time is the required VCO lockup time, as shown in Table 3–17. | CLKOUT FREQUENCY (MHz) | LOCKUP TIME (μs)† | |------------------------|-------------------| | 5 | 23 | | 10 | 17 | | 20 | 16 | | 40 | 19 | | 60 | 24 | | 80 | 29 | | 100 | 35 | | 135 | 45 | Table 3-17. VCO Lockup Time ### 3.2.6.2 CLKMD Register Initialization At Reset The clock mode pin (CLKMD) is used to initialize the PLL to a known value at reset. The CLKMD pin is sampled when the reset signal is low. Only global reset ( $\overline{RESET}$ ) will reset the PLL. Subsystem A local reset ( $\overline{A_RS}$ ) has no effect on the PLL. Table 3-18. PLL Initialization at Reset | CLKMD PIN | PLL MODE | |-----------|----------| | 0 | Bypass | | 1 | CLKINx2 | ### 3.2.7 General-Purpose I/O The 5441 has 16 general-purpose I/O pins. These pins are: A GPIO0, A GPIO1, A GPIO2, A GPIO3 B GPIO0, B GPIO1, B GPIO2, B GPIO3 C\_GPIO0, C\_GPIO1, C\_GPIO2, C\_GPIO3 D\_GPIO0, D\_GPIO1, D\_GPIO2, D\_GPIO3 Four bits of general-purpose I/O are available to each core. Each $\underline{\mathsf{GPIO}}$ pin can be individually selected as either an input or an output through the GPIO register. The x\_XF, $\overline{\mathsf{x}_\mathsf{BIO}}$ , and timer output are selectable on GPIO pins 0, 1, and 3 through the GPIO register also. Each output driver has an independent three-state control. All nonreserved GPIO register bits are readable and writeable. The GPIO register bits will be set to 0 when the core is in reset, which will configure all GPIO as inputs. GPIO data and control bits are accessible through a memory-mapped register at 3Ch with the format shown in Figure 3–27 and the bit functions described in Table 3–19. <sup>†</sup> Approximate values **LEGEND:** R = Read, W = Write, +0 = Value at reset Figure 3-27. General-Purpose I/O Control Register Table 3-19. General-Purpose I/O Control Register Bit Functions | BIT<br>NO. | BIT<br>NAME | BIT<br>VALUE | FUNCTION | | | | | |------------|-------------|--------------|--------------------------------------------------------------------------------------------------------|--|--|--|--| | | | 0 | Timer output disable. Uses GPIO3 as general-purpose I/O. | | | | | | 15 | TOUT | 1 | Timer output enable. Overrides DIR3. Timer output is driven on GPIO3 and readable in DAT3. | | | | | | 14 | Reserved | Х | Register bit is reserved. Read 0, write has no effect. | | | | | | | | 0 | Branch control input disable. Uses GPIO1 as general-purpose I/O. | | | | | | 13 | X_BIO | 1 | Branch control input enable. Overrides DIR1. The X_BIO output is driven on GPIO1 and readable in DAT0. | | | | | | 40 | V VE | 0 | External flag output disable. Uses GPIO0 as general-purpose I/O. | | | | | | 12 | X_XF | 1 | External flag output enable. Overrides DIR0. The X_XF output is driven on GPIO0 and readable in DAT1. | | | | | | 44.0 | GPIO | 0 | GPIOn pin is used as an input. | | | | | | 11–8 | DIRn† | 1 | GPIOn pin is used as an output. | | | | | | | | | CLKOUT muxing selection bits. | | | | | | | | | CLKOUT1[7] CLKOUT0[6] | | | | | | 7–6 | CLKOUT | | A_CLKOUT 0 0 (default) | | | | | | | | | B_CLKOUT 0 1 | | | | | | | | | C_CLKOUT 1 0 | | | | | | | | | D_CLKOUT 1 1 | | | | | | 5–4 | Reserved | Х | Register bit is reserved. Read 0, write has no effect. | | | | | | | GPIO | 0 | GPIOn is driven with a 0 (DIRn = 1). GPIOn is read as 0 (DIRn = 0). | | | | | | 3-0 | 3-0 DATn† | | GPIOn is driven with a 1 (DIRn = 1). GPIOn is read as 1 (DIRn = 0). | | | | | $\dagger$ n = 3, 2, 1, or 0 The timer output (TOUT) bit is used to multiplex the output of the timer and GPIO3. The X\_XF bit is used to multiplex the output of the external flag, and the X\_BIO bit is used to multiplex the input of the branch control. The watchdog enable (WDEN) bit in the watchdog timer second control register (WDTSCR) is used to multiplex the watchdog timer output and GPIO2. All GPIO pins are programmable as an input or output by the direction bit (GPIODIRn). Data is either driven or read from the data bit field (GPIODATn). GPIODIR3 has no effect when TOUT = 1. ### 3.2.8 Chip Subsystem ID Register The chip subsystem ID register (CSIDR) is a read-only memory-mapped register located at 3Eh within each DSP subsystem. This register contains two elements for electrically readable device identification. The Chip ID bits identify the type of C54x<sup>™</sup> device (41h for 5441). The SubSysID contains a unique subsystem identifier. Figure 3–28 shows the CSIDR and Table 3–20 describes its bit functions. **LEGEND**: R = Read Figure 3-28. Chip Subsystem ID Register (CSIDR) Table 3-20. Chip Subsystem ID Register Bit Functions | BIT<br>NO. | BIT FIELD<br>NAME | FUNCTION | |------------|-------------------|----------------------------------------------------------------------| | 15–8 | Chip ID | 54x device type. Contains 41h for 5441. | | 7–4 | Reserved | | | 3–0 | SubSysID | Identifier for DSP subsystem: A = 00b, B = 01b, C = 10b, and D = 11b | ### 3.2.9 Data Memory Map Register To access the extended data memory, the DSP CPU need to configure the data memory map register (DMMR), which is used to point to extended data memory. The content of DMMR register is used to select the extended data for all CPU data memory accesses. Figure 3–29 shows the DMMR and Table 3–21 describes its bit functions. **LEGEND:** R = Read, W = Write Figure 3-29. Data Memory Map Register (DMMR) Table 3-21. Data Memory Map Register Functions | BIT<br>NO. | BIT FIELD<br>NAME | FUNCTION | |------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 15–1 | Reserved | | | 0 | Extended data | Extended data memory for CPU access: Extended_Data = 0b, DARAM2 and DARAM3 are mapped in. Extended_Data = 1b, DARAM4 and DARAM5 are mapped in. | # 3.3 Memory-Mapped Registers The 5441 has 27 processor memory-mapped registers, which are mapped in data memory space addresses 0h to 1Fh as shown in Table 3–22. Each device also has a set of memory-mapped registers associated with the peripherals as shown in Table 3–23. Table 3-22. Processor Memory-Mapped Registers for Each DSP Subsystem | NAME | ADDI<br>DEC | RESS<br>HEX | DESCRIPTION | | |------|-------------|-------------|----------------------------------|--| | IMR | 0 | 0 | Interrupt Mask Register | | | IFR | 1 | 1 | Interrupt Flag Register | | | _ | 2–5 | 2–5 | Reserved for testing | | | ST0 | 6 | 6 | Status Register 0 | | | ST1 | 7 | 7 | Status Register 1 | | | AL | 8 | 8 | Accumulator A Low Word (15–0) | | | AH | 9 | 9 | Accumulator A High Word (31–16) | | | AG | 10 | Α | Accumulator A Guard Bits (39–32) | | | BL | 11 | В | Accumulator B Low Word (15–0) | | | ВН | 12 | С | Accumulator B High Word (31–16) | | | BG | 13 | D | Accumulator B Guard Bits (39–32) | | | TREG | 14 | E | Temporary Register | | | TRN | 15 | F | Transition Register | | | AR0 | 16 | 10 | Auxiliary Register 0 | | | AR1 | 17 | 11 | Auxiliary Register 1 | | | AR2 | 18 | 12 | Auxiliary Register 2 | | | AR3 | 19 | 13 | Auxiliary Register 3 | | | AR4 | 20 | 14 | Auxiliary Register 4 | | | AR5 | 21 | 15 | Auxiliary Register 5 | | | AR6 | 22 | 16 | Auxiliary Register 6 | | | AR7 | 23 | 17 | Auxiliary Register 7 | | | SP | 24 | 18 | Stack Pointer | | | BK | 25 | 19 | Circular Buffer Size Register | | | BRC | 26 | 1A | Block-Repeat Counter | | | RSA | 27 | 1B | Block-Repeat Start Address | | | REA | 28 | 1C | Block-Repeat End Address | | | PMST | 29 | 1D | Processor Mode Status Register | | | XPC | 30 | 1E | Extended Program Counter | | | | 31 | 1F | Reserved | | Table 3-23. Peripheral Memory-Mapped Registers for Each DSP Subsystem | NAME | ADDRESS<br>(HEX) | DESCRIPTION | | | | |-----------|------------------|-----------------------------------------------------------|--|--|--| | DRR20 | 20 | McBSP 0 Data Receive Register 2 | | | | | DRR10 | 21 | McBSP 0 Data Receive Register 1 | | | | | DXR20 | 22 | McBSP 0 Data Transmit Register 2 | | | | | DXR10 | 23 | McBSP 0 Data Transmit Register 1 | | | | | TIM | 24 | Timer Register | | | | | PRD | 25 | Timer Period Register | | | | | TCR | 26 | Timer Control Register | | | | | TSCR | 27 | Timer Second Control Register | | | | | _ | 28 | Reserved | | | | | BSCR | 29 | Bank-Switching Control Register | | | | | _ | 2A-2B | Reserved | | | | | HPIC | 2C | HPI Control Register (HMODE=0 only) | | | | | _ | 2D-2F | Reserved | | | | | DRR22 | 30 | McBSP 2 Data Receive Register 2 | | | | | DRR12 | 31 | McBSP 2 Data Receive Register 1 | | | | | DXR22 | 32 | McBSP 2 Data Transmit Register 2 | | | | | DXR12 | 33 | McBSP 2 Data Transmit Register 1 | | | | | SPSA2 | 34 | McBSP 2 Subbank Address Register <sup>†</sup> | | | | | SPSD2 | 35 | McBSP 2 Subbank Data Register† | | | | | _ | 36–37 | Reserved | | | | | SPSA0 | 38 | McBSP 0 Subbank Address Register† | | | | | SPSD0 | 39 | McBSP 0 Subbank Data Register† | | | | | _ | 3A-3B | Reserved | | | | | GPIO | 3C | General-Purpose I/O Register | | | | | _ | 3D | Reserved | | | | | CSIDR | 3E | Chip Subsystem ID register | | | | | _ | 3F | Reserved | | | | | DRR21 | 40 | McBSP 1 Data Receive Register 2 | | | | | DRR11 | 41 | McBSP 1 Data Receive Register 1 | | | | | DXR21 | 42 | McBSP 1 Data Transmit Register 2 | | | | | DXR11 | 43 | McBSP 1 Data Transmit Register 1 | | | | | _ | 44–47 | Reserved | | | | | SPSA1 | 48 | McBSP 1 Subbank Address Register <sup>†</sup> | | | | | SPSD1 | 49 | McBSP 1 Subbank Data Register <sup>†</sup> | | | | | _ | 4A-4B | Reserved | | | | | TIM | 4C | Watchdog Timer Register | | | | | PRD | 4D | Watchdog Timer Period Register | | | | | TCR | 4E | Watchdog Timer Control Register | | | | | WDTSCR | 4F | Watchdog Timer Second Control Register | | | | | DMMR | 50 | Data Memory Map Register | | | | | _ | 51–53 | Reserved | | | | | DMPREC | 54 | DMA Priority and Enable Control Register | | | | | DMSA | 55 | DMA Subbank Address Register‡ | | | | | DMSDI | 56 | DMA Subbank Data Register with Autoincrement <sup>‡</sup> | | | | | - 2141021 | 50 | 2.11. Cappaint Sata Regioter With Automore Inches | | | | †See Table 3–24 for a detailed description of the McBSP control registers and their subaddresses. ‡See Table 3–25 for a detailed description of the DMA subbank addressed registers. Table 3-23. Peripheral Memory-Mapped Registers for Each DSP Subsystem (Continued) | NAME | ADDRESS<br>(HEX) | DESCRIPTION | | |-------|------------------|------------------------------------------------------------------------------------|--| | DMSDN | 57 | DMA Subbank Data Register‡ | | | CLKMD | 58 | Clock Mode Register (CLKMD), subsystem A only (reserved in subsystems B, C, and D) | | | _ | 59–5F | Reserved | | See Table 3–24 for a detailed description of the McBSP control registers and their subaddresses. ### 3.4 McBSP Control Registers and Subaddresses The control registers for the multichannel buffered serial port (McBSP) are accessed using the subbank addressing scheme. This allows a set or subbank of registers to be accessed through a single memory location. The McBSP subbank address register (SPSAx) is used as a pointer to select a particular register within the subbank. The McBSP data register (SPSDx) is used to access (read or write) the selected register. Table 3–24 shows the McBSP control registers and their corresponding subaddresses. Table 3-24. McBSP Control Registers and Subaddresses | McBSP0 | | McBSP1 | | McBSP2 | | SUB- | DECORPTION | |--------|---------|--------|---------|--------|---------|---------|----------------------------------------------| | NAME | ADDRESS | NAME | ADDRESS | NAME | ADDRESS | ADDRESS | DESCRIPTION | | SPCR10 | 39h | SPCR11 | 49h | SPCR12 | 35h | 00h | Serial port control register 1 | | SPCR20 | 39h | SPCR21 | 49h | SPCR22 | 35h | 01h | Serial port control register 2 | | RCR10 | 39h | RCR11 | 49h | RCR12 | 35h | 02h | Receive control register 1 | | RCR20 | 39h | RCR21 | 49h | RCR22 | 35h | 03h | Receive control register 2 | | XCR10 | 39h | XCR11 | 49h | XCR12 | 35h | 04h | Transmit control register 1 | | XCR20 | 39h | XCR21 | 49h | XCR22 | 35h | 05h | Transmit control register 2 | | SRGR10 | 39h | SRGR11 | 49h | SRGR12 | 35h | 06h | Sample rate generator register 1 | | SRGR20 | 39h | SRGR21 | 49h | SRGR22 | 35h | 07h | Sample rate generator register 2 | | MCR10 | 39h | MCR11 | 49h | MCR12 | 35h | 08h | Multichannel register 1 | | MCR20 | 39h | MCR21 | 49h | MCR22 | 35h | 09h | Multichannel register 2 | | RCERA0 | 39h | RCERA1 | 49h | RCERA2 | 35h | 0Ah | Receive channel enable register partition A | | RCERB0 | 39h | RCERB1 | 49h | RCERB2 | 35h | 0Bh | Receive channel enable register partition B | | XCERA0 | 39h | XCERA1 | 49h | XCERA2 | 35h | 0Ch | Transmit channel enable register partition A | | XCERB0 | 39h | XCERB1 | 49h | XCERB2 | 35h | 0Dh | Transmit channel enable register partition B | | PCR0 | 39h | PCR1 | 49h | PCR2 | 35h | 0Eh | Pin control register | | RCERC0 | 39h | RCERC1 | 49h | RCERC2 | 35h | 010h | Receive channel enable register partition C | | RCERD0 | 39h | RCERD1 | 49h | RCERD2 | 35h | 011h | Receive channel enable register partition D | | XCERC0 | 39h | XCERC1 | 49h | XCERC2 | 35h | 012h | Transmit channel enable register partition C | | XCERD0 | 39h | XCERD1 | 49h | XCERD2 | 35h | 013h | Transmit channel enable register partition D | | RCERE0 | 39h | RCERE1 | 49h | RCERE2 | 35h | 014h | Receive channel enable register partition E | | RCERF0 | 39h | RCERF1 | 49h | RCERF2 | 35h | 015h | Receive channel enable register partition F | | XCERE0 | 39h | XCERE1 | 49h | XCERE2 | 35h | 016h | Transmit channel enable register partition E | | XCERF0 | 39h | XCERF1 | 49h | XCERF2 | 35h | 017h | Transmit channel enable register partition F | | RCERG0 | 39h | RCERG1 | 49h | RCERG2 | 35h | 018h | Receive channel enable register partition G | | RCERH0 | 39h | RCERH1 | 49h | RCERH2 | 35h | 019h | Receive channel enable register partition H | | XCERG0 | 39h | XCERG1 | 49h | XCERG2 | 35h | 01Ah | Transmit channel enable register partition G | | XCERH0 | 39h | XCERH1 | 49h | XCERH2 | 35h | 01Bh | Transmit channel enable register partition H | <sup>‡</sup>See Table 3–25 for a detailed description of the DMA subbank addressed registers. ### 3.5 DMA Subbank Addressed Registers The direct memory access (DMA) controller has several control registers associated with it. The main control register (DMPREC) is a standard memory-mapped register. However, the other registers are accessed using the subbank addressing scheme. This allows a set or subbank of registers to be accessed through a single memory location. The DMA subbank address (DMSA) register is used as a pointer to select a particular register within the subbank, while the DMA subbank data (DMSDN) register or the DMA subbank data register with autoincrement (DMSDI) is used to access (read or write) the selected register. When the DMSDI register is used to access the subbank, the subbank address is automatically postincremented so that a subsequent access affects the next register within the subbank. This autoincrement feature is intended for efficient, successive accesses to several control registers. If the autoincrement feature is not required, the DMSDN register should be used to access the subbank. Table 3–25 shows the DMA controller subbank addressed registers and their corresponding subaddresses. Table 3-25. DMA Subbank Addressed Registers | NAME | ADDRESS | SUB-<br>ADDRESS | DESCRIPTION | | |--------|---------|-----------------|----------------------------------------------------|--| | DMSRC0 | 56h/57h | 00h | DMA channel 0 source address register | | | DMDST0 | 56h/57h | 01h | DMA channel 0 destination address register | | | DMCTR0 | 56h/57h | 02h | DMA channel 0 element count register | | | DMSFC0 | 56h/57h | 03h | DMA channel 0 sync select and frame count register | | | DMMCR0 | 56h/57h | 04h | DMA channel 0 transfer mode control register | | | DMSRC1 | 56h/57h | 05h | DMA channel 1 source address register | | | DMDST1 | 56h/57h | 06h | DMA channel 1 destination address register | | | DMCTR1 | 56h/57h | 07h | DMA channel 1 element count register | | | DMSFC1 | 56h/57h | 08h | DMA channel 1 sync select and frame count register | | | DMMCR1 | 56h/57h | 09h | DMA channel 1 transfer mode control register | | | DMSRC2 | 56h/57h | 0Ah | DMA channel 2 source address register | | | DMDST2 | 56h/57h | 0Bh | DMA channel 2 destination address register | | | DMCTR2 | 56h/57h | 0Ch | DMA channel 2 element count register | | | DMSFC2 | 56h/57h | 0Dh | DMA channel 2 sync select and frame count register | | | DMMCR2 | 56h/57h | 0Eh | DMA channel 2 transfer mode control register | | | DMSRC3 | 56h/57h | 0Fh | DMA channel 3 source address register | | | DMDST3 | 56h/57h | 10h | DMA channel 3 destination address register | | | DMCTR3 | 56h/57h | 11h | DMA channel 3 element count register | | | DMSFC3 | 56h/57h | 12h | DMA channel 3 sync select and frame count register | | | DMMCR3 | 56h/57h | 13h | DMA channel 3 transfer mode control register | | | DMSRC4 | 56h/57h | 14h | DMA channel 4 source address register | | | DMDST4 | 56h/57h | 15h | DMA channel 4 destination address register | | | DMCTR4 | 56h/57h | 16h | DMA channel 4 element count register | | | DMSFC4 | 56h/57h | 17h | DMA channel 4 sync select and frame count register | | | DMMCR4 | 56h/57h | 18h | DMA channel 4 transfer mode control register | | | DMSRC5 | 56h/57h | 19h | DMA channel 5 source address register | | | DMDST5 | 56h/57h | 1Ah | DMA channel 5 destination address register | | | DMCTR5 | 56h/57h | 1Bh | DMA channel 5 element count register | | | DMSFC5 | 56h/57h | 1Ch | DMA channel 5 sync select and frame count register | | | DMMCR5 | 56h/57h | 1Dh | DMA channel 5 transfer mode control register | | | DMSRCP | 56h/57h | 1Eh | DMA source program page address (common channel) | | Table 3-25. DMA Subbank Addressed Registers (Continued) | | | Table 3–25. Dim Subbank Addressed Registers (Continued) | | | |----------|---------|---------------------------------------------------------|----------------------------------------------------------|--| | NAME | ADDRESS | SUB-<br>ADDRESS | DESCRIPTION | | | DMDSTP | 56h/57h | 1Fh | DMA destination program page address (common channel) | | | DMIDX0 | 56h/57h | 20h | DMA element index address register 0 | | | DMIDX1 | 56h/57h | 21h | DMA element index address register 1 | | | DMFRI0 | 56h/57h | 22h | DMA frame index register 0 | | | DMFRI1 | 56h/57h | 23h | DMA frame index register 1 | | | DMGSA0 | 56h/57h | 24h | DMA channel 0 global source address reload register | | | DMGDA0 | 56h/57h | 25h | DMA channel 0 global destination address reload register | | | DMGCR0 | 56h/57h | 26h | DMA channel 0 global count reload register | | | DMGFR0 | 56h/57h | 27h | DMA channel 0 global frame count reload register | | | _ | 56h/57h | 28h | Reserved | | | - | 56h/57h | 29h | Reserved | | | DMGSA1 | 56h/57h | 2Ah | DMA channel 1 global source address reload register | | | DMGDA1 | 56h/57h | 2Bh | DMA channel 1 global destination address reload register | | | DMGCR1 | 56h/57h | 2Ch | DMA channel 1 global count reload register | | | DMGFR1 | 56h/57h | 2Dh | DMA channel 1 global frame count reload register | | | DMGSA2 | 56h/57h | 2Eh | DMA channel 2 global source address reload register | | | DMGDA2 | 56h/57h | 2Fh | DMA channel 2 global destination address reload register | | | DMGCR2 | 56h/57h | 30h | DMA channel 2 global count reload register | | | DMGFR2 | 56h/57h | 31h | DMA channel 2 global frame count reload register | | | DMGSA3 | 56h/57h | 32h | DMA channel 3 global source address reload register | | | DMGDA3 | 56h/57h | 33h | DMA channel 3 global destination address reload register | | | DMGCR3 | 56h/57h | 34h | DMA channel 3 global count reload register | | | DMGFR3 | 56h/57h | 35h | DMA channel 3 global frame count reload register | | | DMGSA4 | 56h/57h | 36h | DMA channel 4 global source address reload register | | | DMGDA4 | 56h/57h | 37h | DMA channel 4 global destination address reload register | | | DMGCR4 | 56h/57h | 38h | DMA channel 4 global count reload register | | | DMGFR4 | 56h/57h | 39h | DMA channel 4 global frame count reload register | | | DMGSA5 | 56h/57h | 3Ah | DMA channel 5 global source address reload register | | | DMGDA5 | 56h/57h | 3Bh | DMA channel 5 global destination address reload register | | | DMGCR5 | 56h/57h | 3Ch | DMA channel 5 global count reload register | | | DMGFR5 | 56h/57h | 3Dh | DMA channel 5 global frame count reload register | | | DMSRCDP0 | 56h/57h | 3Eh | DMA channel 0 extended source data page register | | | DMDSTDP0 | 56h/57h | 3Fh | DMA channel 0 extended destination data page register | | | DMSRCDP1 | 56h/57h | 40h | DMA channel 1 extended source data page register | | | DMDSTDP1 | 56h/57h | 41h | DMA channel 1 extended destination data page register | | | DMSRCDP2 | 56h/57h | 42h | DMA channel 2 extended source data page register | | | DMDSTDP2 | 56h/57h | 43h | DMA channel 2 extended destination data page register | | | DMSRCDP3 | 56h/57h | 44h | DMA channel 3 extended source data page register | | | DMDSTDP3 | 56h/57h | 45h | DMA channel 3 extended destination data page register | | | DMSRCDP4 | 56h/57h | 46h | DMA channel 4 extended source data page register | | | DMDSTDP4 | 56h/57h | 47h | DMA channel 4 extended destination data page register | | Table 3–25. DMA Subbank Addressed Registers (Continued) | NAME | ADDRESS | SUB-<br>ADDRESS | DESCRIPTION | |----------|---------|-----------------|-------------------------------------------------------| | DMSRCDP5 | 56h/57h | 48h | DMA channel 5 extended source data page register | | DMDSTDP5 | 56h/57h | 49h | DMA channel 5 extended destination data page register | # 3.6 Interrupts Vector-relative locations and priorities for all internal and external interrupts are shown in Table 3–26. Table 3–26. 5441 Interrupt Locations and Priorities for Each DSP Subsystem | NAME | LOCA<br>DECIMAL | TION<br>HEX | PRIORITY | FUNCTION | |---------------|-----------------|-------------|----------|--------------------------------------------| | RS, SINTR | 0 | 00 | 1 | Reset (Hardware and Software Reset) | | NMI, SINT16 | 4 | 04 | 2 | Nonmaskable Interrupt | | SINT17 | 8 | 08 | _ | Software Interrupt #17 | | SINT18 | 12 | 0C | _ | Software Interrupt #18 | | SINT19 | 16 | 10 | _ | Software Interrupt #19 | | SINT20 | 20 | 14 | _ | Software Interrupt #20 | | SINT21 | 24 | 18 | _ | Software Interrupt #21 | | SINT22 | 28 | 1C | _ | Software Interrupt #22 | | SINT23 | 32 | 20 | _ | Software Interrupt #23 | | SINT24 | 36 | 24 | _ | Software Interrupt #24 | | SINT25 | 40 | 28 | _ | Software Interrupt #25 | | SINT26 | 44 | 2C | _ | Software Interrupt #26 | | SINT27 | 48 | 30 | _ | Software Interrupt #27 | | SINT28 | 52 | 34 | _ | Software Interrupt #28 | | SINT29 | 56 | 38 | _ | Software Interrupt #29 | | SINT30 | 60 | 3C | _ | Software Interrupt #30 | | ĪNT, SINTO | 64 | 40 | 3 | External User Interrupt | | WDTINT, SINT1 | 68 | 44 | 4 | Watchdog Timer Interrupt | | INT2, SINT2 | 72 | 48 | 5 | Software interrupt #2 | | TINT, SINT3 | 76 | 4C | 6 | External Timer Interrupt | | BRINT0, SINT4 | 80 | 50 | 7 | BSP #0 Receive Interrupt | | BXINT0, SINT5 | 84 | 54 | 8 | BSP #0 Transmit Interrupt | | BRINT2, DMAC0 | 88 | 58 | 9 | BSP #2 Receive Interrupt or DMA Channel 0 | | BXINT2, DMAC1 | 92 | 5C | 10 | BSP #2 Receive Interrupt or DMA Channel 1 | | ĪNT3, SINT8 | 96 | 60 | 11 | Software interrupt #8 | | HPINT, SINT9 | 100 | 64 | 12 | HPI Interrupt (from DSPINT in HPIC) | | BRINT1, DMAC2 | 104 | 68 | 13 | BSP #1 Receive Interrupt or DMA Channel 2 | | BXINT1, DMAC3 | 108 | 6C | 14 | BSP #1 transmit Interrupt or DMA channel 3 | | DMAC4, SINT12 | 112 | 70 | 15 | DMA Channel 4 | | DMAC5, SINT13 | 116 | 74 | 16 | DMA Channel 5 | | _ | 120–127 | 78–7F | _ | Reserved | Figure 3–30 shows the bit layout of the IMR and the IFR. Table 3–27 describes the bit functions. **LEGEND:** R = Read, W = Write Figure 3-30. Bit Layout of the IMR and IFR Registers for Each Subsystem Table 3-27. Bit Functions for IMR and IFR Registers for Each DSP Subsystem | BIT<br>NO. | BIT<br>NAME | BIT<br>VALUE | FUNCTION | |------------|-------------|--------------|------------------------------------------------------------------------------------| | 15–14 | Reserved | Х | Register bit is reserved. | | 40 | DMAGE | 0 | IFR/IMR: DMA Channel 5 has no interrupt pending/is disabled (masked). | | 13 | DMAC5 | 1 | IFR/IMR: DMA Channel 5 has an interrupt pending/is enabled. | | 40 | DMAGA | 0 | IFR/IMR: DMA Channel 4 has no interrupt pending/is disabled (masked). | | 12 | DMAC4 | 1 | IFR/IMR: DMA Channel 4 has an interrupt pending/is enabled. | | | VINITA | 0 | IFR/IMR: McBSP_1 has no transmit interrupt pending/is disabled (masked). | | | XINT1 | 1 | IFR/IMR: McBSP_1 has a transmit interrupt pending/is enabled. | | 11 | D14400 | 0 | IFR/IMR: DMA Channel 3 has no interrupt pending/is disabled (masked). | | | DMAC3 | 1 | IFR/IMR: DMA Channel 3 has an interrupt pending/is enabled. | | | DINITA | 0 | IFR/IMR: McBSP_1 has no receive interrupt pending/is disabled (masked). | | 40 | RINT1 | 1 | IFR/IMR: McBSP_1 has a receive interrupt pending/is enabled. | | 10 | D144.00 | 0 | IFR/IMR: DMA Channel 2 has no interrupt pending/is disabled (masked). | | | DMAC2 | 1 | IFR/IMR: DMA Channel 2 has an interrupt pending/is enabled. | | | LIDINIT | 0 | IFR/IMR: Host-port interface has no DSPINT interrupt pending/is disabled (masked). | | 9 | HPINT | 1 | IFR/IMR: Host-port interface has an DSPINT interrupt pending/is enabled. | | 8 | Reserved | Х | Register bit is reserved. | | | VINITO | 0 | IFR/IMR: McBSP_2 has no transmit interrupt pending/is disabled (masked). | | _ | XINT2 | 1 | IFR/IMR: McBSP_2 has a transmit interrupt pending/is enabled. | | 7 | DMAGA | 0 | IFR/IMR: DMA Channel 1 has no interrupt pending/is disabled (masked). | | | DMAC1 | 1 | IFR/IMR: DMA Channel 1 has an interrupt pending/is enabled. | | | DINITO | 0 | IFR/IMR: McBSP_2 has no receive interrupt pending/is disabled (masked). | | | RINT2 | 1 | IFR/IMR: McBSP_2 has a receive interrupt pending/is enabled. | | 6 | DMACO | 0 | IFR/IMR: DMA Channel 0 has no interrupt pending/is disabled (masked). | | | DMAC0 | 1 | IFR/IMR: DMA Channel 0 has an interrupt pending/is enabled. | | | VINTO | 0 | IFR/IMR: McBSP_0 has no receive interrupt pending/is disabled (masked). | | 5 | XINT0 | 1 | IFR/IMR: McBSP_0 has a receive interrupt pending/is enabled. | | | RINT0 | 0 | IFR/IMR: McBSP_0 has no receive interrupt pending/is disabled (masked). | | 4 | KINTU | 1 | IFR/IMR: McBSP_0 has a receive interrupt pending/is enabled. | Table 3–27. Bit Functions for IMR and IFR Registers for Each DSP Subsystem (Continued) | BIT<br>NO. | BIT<br>NAME | BIT<br>VALUE | FUNCTION | |------------|----------------------------------------|--------------|----------------------------------------------------------------------------------| | 0 | | 0 | IFR/IMR: Timer has no interrupt pending/is disabled (masked). | | 3 TINT 1 | | 1 | IFR/IMR: Timer has an interrupt pending/is enabled. | | 2 | 2 Reserved X Register bit is reserved. | | Register bit is reserved. | | 1 WDTINT | | 0 | IFR/IMR: Watchdog interrupt has no interrupt pending/is disabled (masked). | | | | 1 | IFR/IMR: Watchdog interrupt has an interrupt pending/is enabled. | | | INIT | 0 | IFR/IMR: Ext user interrupt pin 0 has no interrupt pending/is disabled (masked). | | 0 INT | | 1 | IFR/IMR: Ext user interrupt pin 0 has an interrupt pending/is enabled. | #### 3.7 **IDLE3 Power-Down Mode** The IDLE1 and IDLE2 power-down modes operate as described in the TMS320C54x DSP Reference Set, Volume 1: CPU and Peripherals (literature number SPRU131). The IDLE3 mode is special in that the clocking circuitry is shut off to conserve power. The 5441 cannot enter an IDLE3 mode unless all the subsystems execute an IDLE3 instruction. The power-reduced benefits of IDLE3 cannot be realized until all the subsystems enter the IDLE3 state and the internal clocks are automatically shut off. The order in which subsystems enter IDLE3 does not matter. #### 3.8 **Emulating the 5441 Device** The 5441 is a single device, but actually consists of four independent subboundary systems that contain register/status information used by the emulator tools. Code Composer Studio™ has a setup wizard called "Code Composer Setup." The setup wizard prompts the user for the I/O address of the XDSSIO card and the number of processors in the system. The board.dat file is then created and placed in the correct directory automatically. The **board.dat** file contents would look something like this: "CPU D" TI320C5xx "CPU C" TI320C5xx "CPU\_B" TI320C5xx "CPU\_A" TI320C5xx The subsystems are serially connected together internally. Emulation information is serially transmitted into the device using TDI. The device responds with serial scan information transmitted out the TDO pin. Code Composer Studio is a trademark of Texas Instruments. # 4 Documentation Support Extensive documentation supports all TMS320™ DSP family of devices from product announcement through applications development. The following types of documentation are available to support the design and use of the C5000™ platform of DSPs: - TMS320C54x™ DSP Functional Overview (literature number SPRU307) - Device-specific data sheets - Complete User Guides - Development-support tools - Hardware and software application reports The five-volume TMS320C54x DSP Reference Set (literature number SPRU210) consists of: - Volume 1: CPU and Peripherals (literature number SPRU131) - Volume 2: Mnemonic Instruction Set (literature number SPRU172) - Volume 3: Algebraic Instruction Set (literature number SPRU179) - Volume 4: Applications Guide (literature number SPRU173) - Volume 5: Enhanced Peripherals (literature number SPRU302) The reference set describes in detail the TMS320C54x<sup>™</sup> DSP products currently available and the hardware and software applications, including algorithms, for fixed-point TMS320<sup>™</sup> DSP devices. A series of DSP textbooks is published by Prentice-Hall and John Wiley & Sons to support digital signal processing research and education. The TMS320™ DSP newsletter, *Details on Signal Processing*, is published quarterly and distributed to update TMS320™ DSP customers on product information. Information regarding Texas Instruments (TI) DSP products is also available on the Worldwide Web at <a href="http://www.ti.com">http://www.ti.com</a> uniform resource locator (URL). # 5 Electrical Specifications This section provides the absolute maximum ratings and the recommended operating conditions for the TMS320VC5441 DSP. Leading "x" in signal names identifies the subsystem; x = A, B, C, or D for subsystem A, B, C, or D, respectively. Trailing "n" in signal names identifies the McBSP; n = 0, 1, or 2 for McBSP0, McBSP1, or McBSP2, respectively. ### 5.1 Absolute Maximum Ratings The list of absolute maximum ratings are specified over operating case temperature. Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 5.2 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to $V_{\rm SS}$ . Figure 5–1 provides the test load circuit values for a 3.3-V device. | Supply voltage I/O range, DV <sub>DD</sub> | – 0.3 V to 4.0 V | |---------------------------------------------------------------|------------------------------| | Supply voltage core range, CV <sub>DD</sub> | – 0.3 V to 2.0 V | | Supply voltage analog PLL, V <sub>CCA</sub> | – 0.3 V to 2.0 V | | Input voltage range, V <sub>I</sub> | – 0.5 V to $DV_{DD}$ + 0.5 V | | Output voltage range, V <sub>0</sub> | – 0.5 V to $DV_{DD}$ + 0.5 V | | Operating case temperature range, T <sub>C</sub> (Commercial) | 0°C to 85°C | | T <sub>C</sub> (Industrial) | –40°C to 100°C | | Storage temperature range T <sub>stg</sub> | – 65°C to 150°C | # 5.2 Recommended Operating Conditions | | | | MIN | NOM | MAX | UNIT | |------------------|-------------------------------------|---------------------------------------------------------|---------------------|---------------------|-----------------------|------| | $DV_{DD}$ | Device supply voltage, I/O† | | 3 | 3.3 | 3.6 | V | | CV <sub>DD</sub> | Device supply voltage, core† | | 1.55 | 1.6 | 1.65 | V | | VCCA | Device supply voltage, PLL | | 1.55 | 1.6 | 1.65 | V | | VSS | Supply voltage, GND | | | 0 | | V | | VIH | High-level input voltage, I/O | Schmitt triggered inputs DV <sub>DD</sub> = 3.3 ± 0.3 V | 0.7DV <sub>DD</sub> | | DV <sub>DD</sub> +0.3 | V | | | | All other inputs | 2 | | DV <sub>DD</sub> +0.3 | | | V <sub>IL</sub> | Low-level input voltage, I/O | Schmitt triggered inputs DV <sub>DD</sub> = 3.3 ± 0.3 V | 0 | 0.3DV <sub>DD</sub> | | V | | | | All other inputs | 0 | | 0.8 | | | IOH | High-level output current | | | | - 1 | mA | | lOL | Low-level output current | | | | 1.5 | mA | | _ | Operating case temperature, Comm | Operating case temperature, Commercial | | | 85 | | | TC | Operating case temperature, Industr | rial | -40 | | 100 | °C | <sup>†</sup> Texas Instrument DSPs do not require specific power sequencing between the core supply and the I/O supply. However, systems should be designed to ensure that neither supply is powered up for extended periods of time if the other supply is below the proper operating voltage. Excessive exposure to these conditions can adversely affect the long-term reliability of the devices. System-level concerns such as bus contention may require supply sequencing to be implemented. In this case, the core supply should be powered up at the same time as or prior to the I/O buffers, and then powered down after the I/O buffers. # 5.3 Electrical Characteristics Over Recommended Operating Case Temperature Range (Unless Otherwise Noted) | PARAMETER | | | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | |------------------|---------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------|------|------|-----|------| | Vон | High-level output voltage‡ | | $V_{DD} = 3.3 \pm 0.3 \text{ V}, I_{OH} = MAX$ | 2.4 | | | V | | VOL | Low-level output voltage <sup>‡</sup> | | I <sub>OL</sub> = MAX | | | 0.4 | V | | Ι <sub>ΙΖ</sub> | Input current in high imped | ance | $V_{DD} = MAX$ , $V_{O} = V_{SS}$ to $V_{DD}$ | -10 | | 10 | μА | | | | TRST | With internal pulldown | 10 | | 300 | | | ١. | Input current $(V_I = V_{SS} \text{ to } V_{DD})$ | See pin descriptions | With internal pullups | -300 | | -10 | μΑ | | Ц | | D[15:0], HA[18:0] | Bus holders enabled, V <sub>DD</sub> = MAX | -275 | | 275 | | | | | All other input-only pins | | -10 | | 10 | | | IDDC | OC Supply current, all four core CPUs | | $CV_{DD} = 1.6 \text{ V}, f_X = 133 \text{ MHz}\$,$<br>$T_C = 25^{\circ}C$ | | 200¶ | | mA | | I <sub>DDP</sub> | P Supply current, pins | | $DV_{DD} = 3.3 \text{ V, } f_{clock} = 133 \text{ MHz} $ ,<br>$T_{C} = 25^{\circ}C^{\#}$ | | 40 | | mA | | IDDA | Supply current, PLL | | | | 3 | | mA | | | Owner by suggest at a seller | IDLE2 | PLL × n mode, 20 MHz input | | 10 | | mA | | IDDC | Supply current, standby IDLE3 | | PLL x n mode, 20 MHz input | | 3 | | mA | | Ci | C <sub>i</sub> Input capacitance | | | | 5 | | pF | | Со | Output capacitance | | | | 5 | | pF | <sup>†</sup> All values are typical unless otherwise specified. is performed, refer to the Calculation of TMS320LC54x Power Dissipation Application Report (literature number SPRA164). $||V_{IL}(MIN) \le V_I \le V_{IL}(MAX)$ or $V_{IH}(MIN) \le V_I \le V_{IL}(MAX)$ Where: $I_{OL}$ = 1.5 mA (all outputs) $I_{OH}$ = 300 $\mu$ A (all outputs) $V_{Load} = 1.6 V$ C<sub>T</sub> = 20 pF typical load circuit capacitance Figure 5-1. 3.3-V Test Load Circuit <sup>‡</sup> All input and output voltage levels except x\_RS, x\_INT, x\_NMI, CLKIN, x\_BCLKX0, x\_BCLKX0, BCLKX2, BCLKR2, HAS, HCS, HDS1, HDS2, and RESET are LVTTL-compatible. <sup>§</sup> Clock mode: PLL × 1 with external source <sup>¶</sup> This value is based on 50% usage of MAC and 50% usage of NOP instructions. Actual operating current varies with the program being executed. # This value was obtained using the following conditions: HPI in multiplexed mode with address autoincrement, HPI read, CLKOFF = 0, full-duplex operation of all 12 McBSPs at a rate of 10 million bits per second each, and 15-pF loads on all outputs. For more details on how this calculation #### 5.4 **Package Thermal Resistance Characteristics** Table 5–1 provides the thermal resistance characteristics for the recommended package types used on the TMS320VC5441 DSP. Table 5-1. Thermal Resistance Characteristics | PARAMETER | GGU<br>PACKAGE | PGF<br>PACKAGE | UNIT | |-----------------|----------------|----------------|------| | $R_{\Theta JA}$ | 38 | 56 | °C/W | | $R_{\Theta JC}$ | 5 | 5 | °C/W | #### **Timing Parameter Symbology** 5.5 Timing parameter symbols used in the timing requirements and switching characteristics tables are created in accordance with JEDEC Standard 100. To shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows: Lowercase subscripts and their meanings: | а | access time | |-----|---------------------| | С | cycle time (period) | | d | delay time | | dis | disable time | | en | enable time | | f | fall time | | h | hold time | | r | rise time | | su | setup time | | t | transition time | | V | valid time | pulse duration (width) w Χ Unknown, changing, or don't care level Letters and symbols and their meanings: | Н | High | |---|-------| | L | Low | | V | Valid | Ζ High impedance ### 5.6 Clock Options The frequency of the reference clock provided at the CLKIN pin can be divided by a factor of two or four to generate the internal machine cycle. The selection of the clock mode is described in Section 3.2.6. ## 5.6.1 Divide-By-Two, Divide-By-Four, and Bypass Clock Options - PLL Disabled The frequency of the reference clock provided at the CLKIN pin can be divided by a factor of two or four to generate the internal machine cycle. The selection of the clock mode is described in Section 3.2.6. Table 5–2 and Table 5–3 assume testing over recommended operating conditions and $H = 0.5t_{c(CO)}$ (see Figure 5–2). Table 5–2. Divide-By-Two, Divide-By-Four, and Bypass Clock Options Timing Requirements | | | MIN | MAX | UNIT | |---------------------|----------------------------|-----|-----|------| | t <sub>C</sub> (CI) | Cycle time, CLKIN | 20 | † | ns | | t <sub>f</sub> (CI) | Fall time, CLKIN | | 6 | ns | | tr(CI) | Rise time, CLKIN | | 6 | ns | | tw(CIL) | Pulse duration, CLKIN low | 5 | | ns | | tw(CIH) | Pulse duration, CLKIN high | 5 | | ns | <sup>&</sup>lt;sup>†</sup> This device utilizes a fully static design and therefore can operate with t<sub>C(CI)</sub> approaching ∞. The device is characterized at frequencies approaching 0 Hz. Table 5–3. Divide-By-Two, Divide-By-Four, and Bypass Clock Options Switching Characteristics | | PARAMETER | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------------|-----|----------------------|-----|------| | t <sub>C</sub> (CO) | Cycle time, CLKOUT | 7.5 | 2t <sub>C</sub> (CI) | † | ns | | t <sub>C</sub> (CO) | Cycle time, CLKOUT – bypass mode | 7.5 | 2t <sub>C</sub> (CI) | † | ns | | td(CIH-CO) | Delay time, CLKIN high to CLKOUT high/low | 2 | 7 | 11 | ns | | t <sub>f</sub> (CO) | Fall time, CLKOUT | | 1 | | ns | | t <sub>r(CO)</sub> | Rise time, CLKOUT | | 1 | | ns | | tw(COL) | Pulse duration, CLKOUT low | H-2 | H–1 | Н | ns | | tw(COH) | Pulse duration, CLKOUT high | H-2 | H–1 | Н | ns | <sup>†</sup> This device utilizes a fully static design and therefore can operate with $t_{C(CI)}$ approaching $\infty$ . The device is characterized at frequencies approaching 0 Hz. Figure 5-2. External Divide-by-Two Clock Timing ## 5.6.2 Multiply-By-N Clock Option - PLL Enabled The frequency of the reference clock provided at the CLKIN pin can be multiplied by a factor of N to generate the internal machine cycle. The selection of the clock mode and the value of N is described in Section 3.2.6. Table 5–4 and Table 5–5 assume testing over recommended operating conditions and $H = 0.5t_{C(CO)}$ (see Figure 5–3). Table 5-4. Multiply-By-N Clock Option Timing Requirements | | | | MIN | MAX | UNIT | |------------------------------------------------|-------------------|--------------------------------------------------|-----|-----|------| | t <sub>C</sub> (CI) | Cycle time, CLKIN | Integer PLL multiplier N (N = 1–15) <sup>†</sup> | 20‡ | 200 | | | | | PLL multiplier N = x.5 <sup>†</sup> | 20‡ | 100 | ns | | | | PLL multiplier N = $x.25$ , $x.75$ <sup>†</sup> | 20‡ | 50 | | | t <sub>f(CI)</sub> Fall time, CLKIN | | | 6 | ns | | | t <sub>r(CI)</sub> Rise time, CLKIN | | | 6 | ns | | | t <sub>W(CIL)</sub> Pulse duration, CLKIN low | | 5 | | ns | | | t <sub>W(CIH)</sub> Pulse duration, CLKIN high | | 5 | | ns | | <sup>†</sup> N = Multiplication factor Table 5-5. Multiply-By-N Clock Option Switching Characteristics | | PARAMETER | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------|-----|------------------------|-----|------| | t <sub>C</sub> (CO) | Cycle time, CLKOUT | 7.5 | t <sub>c(CI)</sub> /N† | | ns | | td(CI-CO) | Delay time, CLKIN high/low to CLKOUT high/low | 2 | 7 | 11 | ns | | t <sub>f</sub> (CO) | Fall time, CLKOUT | | 1.5 | | ns | | tr(CO) | Rise time, CLKOUT | | 1.5 | | ns | | tw(COL) | Pulse duration, CLKOUT low | H-2 | H–1 | Н | ns | | tw(COH) | Pulse duration, CLKOUT high | H-2 | H–1 | Н | ns | | tp | Transitory phase, PLL lock up time | | | 45 | μS | <sup>†</sup> N = Multiplication factor Figure 5-3. External Multiply-by-One Clock Timing <sup>&</sup>lt;sup>‡</sup> The multiplication factor and minimum CLKIN cycle time should be chosen such that the resulting CLKOUT cycle time is within the specified range (t<sub>C</sub>(CO)) # 5.7 Reset, $\overline{x_BIO}$ , and Interrupt Timings Table 5–6 assumes testing over recommended operating conditions and $H = 0.5t_{C(CO)}$ (see Figure 5–4 and Figure 5–5). Table 5–6. Reset, $\overline{x_BIO}$ , and Interrupt Timing Requirements | | | MIN | MAX | UNIT | |----------------------|------------------------------------------------------------------------------------------|------|-----|------| | th(RS) | Hold time, x_RS after CLKOUT low | 0 | | ns | | <sup>t</sup> h(BIO) | Hold time, x_BIO after CLKOUT low | 0 | | ns | | <sup>t</sup> h(INT) | Hold time, $\overline{x_{-}INT}$ , $\overline{x_{-}NMI}$ , after CLKOUT low <sup>†</sup> | 0 | | ns | | tw(RSL) | Pulse duration, x_RS low <sup>‡§</sup> | 4H+4 | | ns | | tw(BIO) | Pulse duration, x_BIO low, synchronous† | 5H | | ns | | <sup>t</sup> w(INTH) | Pulse duration, x_INT, x_NMI high (synchronous)† | 4H | | ns | | tw(INTL) | Pulse duration, x_INT, x_NMI low (synchronous)† | 4H | | ns | | tw(INTL)WKP | Pulse duration, x_INT, x_NMI low for IDLE2/IDLE3 wakeup† | 6 | | ns | | t <sub>su(RS)</sub> | Setup time, x_RS before CLKIN low§ | 4 | | ns | | t <sub>su(BIO)</sub> | Setup time, x_BIO before CLKOUT low | 7 | | ns | | t <sub>su(INT)</sub> | Setup time, x_INT, x_NMI, x_RS before CLKOUT low | 7 | | ns | <sup>†</sup> The external interrupts (x\_INT, x\_NMI) are synchronized to the core CPU by way of a two flip-flop synchronizer, which samples these inputs with consecutive falling edges of CLKOUT. The input to the interrupt pins is required to represent a 1-0-0 sequence at the timing that is corresponding to a three-CLKOUT sampling sequence. <sup>§</sup> x\_RS can cause a change in clock frequency, changing the value of H (see Section 3.2.6). Figure 5–4. Reset and $\overline{x}$ BIO Timings <sup>‡</sup> If the PLL mode is selected, then at power-on sequence, or at wakeup from IDLE3, x\_RS must be held low for at least 50 μs to ensure synchronization and lock-in of the PLL. Figure 5–5. Interrupt Timing # 5.8 External Flag (x\_XF), Timer (x\_TOUT), and Watchdog Timer Output (x\_WTOUT) Timings Table 5–7 assumes testing over recommended operating conditions and $H = 0.5t_{C(CO)}$ (see Figure 5–6, Figure 5–7, and Figure 5–8). Table 5–7. External Flag (x\_XF), Timer (x\_TOUT), and Watchdog Timer Output (x\_WTOUT) Switching Characteristics | PARAMETER | | MIN | MAX | UNIT | |--------------------|-----------------------------------------|------------|-----|------| | | Delay time, CLKOUT high to x_XF high | - 1 | 4 | | | <sup>t</sup> d(XF) | Delay time, CLKOUT high to x_XF low | - 1 | 6 | ns | | td(TOUTH) | Delay time, CLKOUT high to x_TOUT high | - 1 | 4 | ns | | td(TOUTL) | Delay time, CLKOUT high to x_TOUT low | <b>–</b> 1 | 6 | ns | | tw(TOUT) | Pulse duration, x_TOUT | 2H –8 | 2H | ns | | td(WTOUTH) | Delay time, CLKOUT high to x_WTOUT high | - 1 | 4 | ns | | td(WTOUTL) | Delay time, CLKOUT high to x_WTOUT low | - 1 | 4 | ns | | tw(WTOUT) | Pulse duration, x_WTOUT | 2H – 8 | · | ns | Figure 5-6. External Flag (x\_XF) Timing Figure 5-7. Timer (x\_TOUT) Timing Figure 5–8. Watchdog Timer (x\_WTOUT) Timing # 5.9 General-Purpose Input/Output (GPIO) Timing Table 5–8 and Table 5–9 assume testing over recommended operating conditions (see Figure 5–9). Table 5-8. GPIO Timing Requirements | | | MIN | MAX | UNIT | |----------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|------| | t <sub>su</sub> (GPIO-COH) | Setup time, $x\_GPIOn$ input valid before CLKOUT high, $x\_GPIOn$ configured as general-purpose input. | 8 | | ns | | th(GPIO-COH) | Hold time, $x\_GPIOn$ input valid after CLKOUT high, $x\_GPIOn$ configured as general-purpose input. | 0 | | ns | Table 5–9. GPIO Switching Characteristics | PARAMETER | | MIN | MAX | UNIT | |--------------|-------------------------------------------------------------------------------------------------------|-----|-----|------| | td(COH-GPIO) | Delay time, CLKOUT high to $x\_GPIOn$ output change. $x\_GPIOn$ configured as general-purpose output. | 0 | 6 | ns | Figure 5-9. GPIO Timings ### 5.10 Multichannel Buffered Serial Port Timing ### 5.10.1 McBSP0/1/2 Transmit and Receive Timings The serial port timings that are referenced to CLKOUT are actually related to the internal CPU clock frequency. These timings are not affected by the value of the DIVFCT bit field in the BSCR register (see Section 3.2.2.5 of this data manual for details on the BSCR register). Any references to CLKOUT in these timing parameters refer to the CLKOUT timings when no divide factor is selected (DIVFCT = 00b). Table 5–10 and Table 5–11 assume testing over recommended operating conditions and $H = 0.5t_{C(CO)}$ (see Figure 5–10 and Figure 5–11). Table 5-10. McBSP0/1/2 Transmit and Receive Timing Requirements† | | | | MIN | MAX | UNIT | |------------------------------|-----------------------------------------------------|-------------|-----|-----|------| | t <sub>c</sub> (BCKRX) | Cycle time, x_BCLKR/X | BCLKR/X ext | 50 | | ns | | tw(BCKRX) | Pulse duration, x_BCLKR/X low or x_BCLKR/X high | BCLKR/X ext | 24 | | ns | | th(BCKRL-BFRH) | Hold time, external x_BFSR high after x_BCLKR low | BCLKR ext | 7.5 | | ns | | th(BCKRL-BDRV) | Hold time, x_BDR valid after x_BCLKR low | BCLKR ext | 7.5 | | ns | | th(BCKXL-BFXH) | Hold time, external x_BFSX high after x_BCLKX low | BCLKX ext | 7.5 | | ns | | t <sub>su</sub> (BFRH-BCKRL) | Setup time, external x_BFSR high before x_BCLKR low | BCLKR ext | 7.5 | | ns | | tsu(BDRV-BCKRL) | Setup time, x_BDR valid before x_BCLKR low | BCLKR ext | 7.5 | | ns | | t <sub>su</sub> (BFXH-BCKXL) | Setup time, external x_BFSX high before x_BCLKX low | BCLKX ext | 7.5 | | ns | | t <sub>r</sub> (BCKRX) | Rise time, x_BCLKR/X | BCLKR/X ext | | 6 | ns | | t <sub>f</sub> (BCKRX) | Fall time, x_BCLKR/X | BCLKR/X ext | | 6 | ns | <sup>†</sup> Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted. Table 5-11. McBSP0/1/2 Transmit and Receive Switching Characteristics† | | PARAMETER | | | MIN | MAX | UNIT | |-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------|-----------|------|-------|------| | td(BCKXH-BFXV) | Delay time, x_BCLKX high to internal x_BFSX valid | 2 | 15 | ns | | | | tdis(BCKXH-BDXHZ) | Disable time, x_BCLKX high to x_BDX high impedance fo bit | BCLKX ext | 1 | 18 | ns | | | Delay time, x_BCLKX high to x_BDX valid. This applies to all bits except the first bit transmitted. | | | | 4 | 20 | | | <sup>t</sup> d(BCKXH-BDXV) | Delay time, x_BCLKX high to x_BDX valid.‡ | high to x_BDX valid. $^{\ddagger}$ DXENA = 0 | | | 16 | ns | | | Only applies to first bit transmitted when in Data Delay 1 or 2 (XDATDLY=01b or 10b) modes | DXENA = 1 | BCLKX ext | | 4H+19 | | | | Enable time, x_BCLKX high to x_BDX driven.‡ | DXENA = 0 | BCLKX ext | 2 | | | | ten(BCKXH-BDX) | Only applies to first bit transmitted when in Data Delay 1 or 2 (XDATDLY=01b or 10b) modes | DXENA = 1 | BCLKX ext | 4H+2 | | ns | | | Delay time, x_BFSX high to x_BDX valid.‡ | DXENA = 0 | BFSX ext | | 17 | | | <sup>t</sup> d(BFXH-BDXV) | Only applies to first bit transmitted when in Data Delay 0 (XDATDLY=00b) mode. | DXENA = 1 | BFSX ext | | 4H+15 | ns | | | Enable time, x_BFSX high to x_BDX driven.‡ | DXENA = 0 | BFSX ext | 1 | | | | <sup>t</sup> en(BFXH-BDX) | Only applies to first bit transmitted when in Data Delay 0 (XDATDLY=00b) mode | DXENA = 1 | BFSX ext | 4H+5 | | ns | <sup>†</sup> Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted. <sup>‡</sup> See the *TMS320C54x DSP Reference Set, Volume 5: Enhanced Peripherals* (literature number SPRU302) for a description of the DX enable (DXENA) and data delay features of the McBSP. Figure 5-10. McBSP0/1/2 Receive Timings Figure 5-11. McBSP0/1/2 Transmit Timings ## 5.10.2 McBSP0 General-Purpose I/O Timing Table 5–12 and Table 5–13 assume testing over recommended operating conditions (see Figure 5–12). Table 5-12. McBSP0 General-Purpose I/O Timing Requirements | | | MIN | MAX | UNIT | |----------------------------|---------------------------------------------------------------|-----|-----|------| | t <sub>su(BGPIO-COH)</sub> | Setup time, BGPIOx input mode before CLKOUT high <sup>†</sup> | 7 | | ns | | th(COH-BGPIO) | Hold time, BGPIOx input mode after CLKOUT high <sup>†</sup> | 0 | | ns | TBGPIOx refers to x\_BCLKR, x\_BFSR, x\_BDR, x\_BCLKX, or x\_BFSX when configured as a general-purpose input. Table 5-13. McBSP0 General-Purpose I/O Switching Characteristics | PARAMETER | | | | UNIT | |---------------|------------------------------------------------------------|----|---|------| | td(COH-BGPIO) | Delay time, CLKOUT high to BGPIOx output mode <sup>‡</sup> | -8 | 8 | ns | <sup>‡</sup>BGPIOx refers to x\_BCLKR, x\_BFSR, x\_BCLKX, x\_BFSX, or x\_BDX when configured as a general-purpose output. <sup>†</sup>BGPIOx refers to x\_BCLKR, x\_BFSR, x\_BDR, x\_BCLKX, or x\_BFSX when configured as a general-purpose input. Figure 5–12. McBSP0 General-Purpose I/O Timings <sup>‡</sup>BGPIOx refers to x\_BCLKR, x\_BFSR, x\_BCLKX, x\_BFSX, or x\_BDX when configured as a general-purpose output. # 5.11 Host-Port Interface (HPI16) Timing Table 5–14 and Table 5–15 assume testing over recommended operating conditions and $H = 0.5t_{\underline{C(CO)}}$ (see Figure 5–13 through Figure 5–19). In the following tables, DS refers to the logical OR of $\overline{HCS}$ , $\overline{HDS1}$ , and $\overline{HDS2}$ , and HD refers to any of the HPI data bus pins (HD0, HD1, HD2, etc.). Table 5-14. HPI16 Timing Requirements | | | | | MIN | MAX | UNIT | | |--------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------|-----------|----------|------|--| | t <sub>su(HBV-DSL)</sub> | Setup time, HAD valid before DS falling | 4 | | ns | | | | | th(DSL-HBV) | Hold time, HAD valid after DS falling e | 4 | | ns | | | | | t <sub>su(HBV-HSL)</sub> | Setup time, HAD valid before HAS fal | 4 | | ns | | | | | th(HSL-HBV) | Hold time, HAD valid after HAS falling | ı edge† | | 4 | | ns | | | <sup>t</sup> su(HAV-DSH) | Setup time, address valid before DS r | ising edge (nonmultiplexed write)‡ | | 5 | | ns | | | t <sub>su(HAV-DSL)</sub> | Setup time, address valid before DS f | alling edge (nonmultiplexed read)‡ | | -(4H + 5) | | ns | | | <sup>t</sup> h(DSH-HAV) | Hold time, address valid after DS risin | ng edge (nonmultiplexed mode)‡ | | 2 | | ns | | | <sup>t</sup> su(HSL-DSL) | Setup time, HAS low before DS falling | g edge <sup>‡</sup> | | 4 | | ns | | | th(HSL-DSL) | Hold time, HAS low after DS falling ed | dge <sup>‡</sup> | | 2 | | ns | | | tw(DSL) | Pulse duration, DS low‡ | | | 23 | | ns | | | <sup>t</sup> w(DSH) | Pulse duration, DS high‡ | | | 8 | | ns | | | | | Nonmultiplexed or multiplexed mode (no increment) memory accesses (or | Reads | 10H + 20 | | 200 | | | <sup>t</sup> c(DSH-DSH) | Cycle time, DS rising edge to next DS rising edge <sup>‡</sup> | writes to the FETCH bit) with no DMA activity. | Writes | 10H + 10 | ns | | | | | | Nonmultiplexed or multiplexed mode (no increment) memory accesses (or | Reads | 16H + 20 | | | | | | | writes to the FETCH bit) with 16-bit DMA activity. | Writes | 16H + 10 | | ns | | | | | Nonmultiplexed or multiplexed mode (no increment) memory accesses (or | Reads | 24H + 20 | | | | | | | writes to the FETCH bit) with 32-bit DMA activity. | Writes | 24H + 10 | | ns | | | | Cycle time, DS rising edge to next DS | Multiplexed (autoincrement) accesses (or writes to the FETCH bit) DMA activity. | 10H + 10 | | ns | | | | | rising edge <sup>‡</sup> (In autoincrement mode, WRITE timings are the same as READ | Multiplexed (autoincrement) accesses (or writes to the FETCH 16-bit DMA activity. | 16H + 10 | | ns | | | | | timings.) Multiplexed (autoincrement) memory accesses (or writes to the FETCH bit) with 32-bit DMA activity. | | | | 24H + 10 | | | | | Cycle time, DS rising edge to next DS | 8H | | ns | | | | | | Cycle time, DS rising edge to next D writes, and address register reads and | 40 | | ns | | | | | tsu(HDV-DSH)W | Setup time, HD valid before DS rising | 4 | | ns | | | | | th(DSH-HDV)W | Hold time, HD valid after DS rising ed | 2 | | ns | | | | | tsu(SELV-DSL) | Setup time, HPI_SEL1/SEL2 valid be | 4 | | ns | | | | | th(DSH-SELV) | Hold time, HPI_SEL1/SEL2 valid after | 1 | | ns | | | | <sup>&</sup>lt;sup>†</sup> $\underline{\text{HA}} \underline{\text{D}}$ stands for HCNTL0, HCNTL1, and HR/ $\overline{\text{W}}$ . <sup>‡</sup>DS refers to either HCS or HDS, whichever is controlling the transfer. Refer to the TMS320C54x DSP Reference Set, Volume 5: Enhanced Peripherals (literature number SPRU302) for information regarding logical operation of the HPI16. These timings are shown assuming that HDS is the signal controlling the transfer. Table 5-15. HPI16 Switching Characteristics | | | PARAMETER | MIN | MAX | UNIT | | |--------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|------|--| | <sup>t</sup> d(DSL-HDD) | Delay time, DS lo | ow to HD driven <sup>†</sup> | 3 | 20 | ns | | | | | Case 1a: Memory accesses initiated immediately following a write when DMAC is active in 16-bit mode and $t_{W(DSH)}$ was < 18H | | 32H+20 - t <sub>w</sub> (DSH) | ns | | | | | Case 1b: Memory accesses initiated by an autoincrement when DMAC is active in 16-bit mode and $t_{W(DSH)}$ was < 18H | 16H+20 - t <sub>w(DSH)</sub> | | ns | | | | | Case 1c: Memory accesses not initiated by an autoincrement (or not immediately following a write) when DMAC is active in 16-bit mode | | 20 | | | | | | Case 1d: Memory accesses initiated by an autoincrement when DMAC is active in 16-bit mode and $t_{W(DSH)}$ was $\geq$ 18H | | ns | | | | | | Case 1e: Memory accesses initiated immediately following a write when DMAC is active in 16-bit mode and $t_{W(DSH)}$ was < 26H | | 48H+20 - t <sub>W</sub> (DSH) | ns | | | | Delay time, DS | Case 1f: Memory access initiated by an autoincrement when DMAC is active in 32-bit mode and $t_{W(DSH)}$ was < 26H | | | | | | ta(DSL-HDV1) | low to HD valid<br>for first word of<br>an HPI read | Case 1g: Memory access not initiated by an autoincrement (or not immediately following a write) when DMAC is active in 32-bit mode | | 24H+20 | | | | | | Case 1h: Memory access initiated by an autoincrement when DMAC is active in 32-bit mode and $t_{W\left(DSH\right)}$ was $\geq$ 26H | | | | | | | | Case 2a: Memory accesses initiated immediately following a write when DMAC is active in 16-bit mode and t <sub>W(DSH)</sub> was < 10H | 20H+20 - t <sub>W</sub> (DSH) | | ns | | | | | Case 2b: Memory accesses initiated by an autoincrement when DMAC is inactive and $t_{W(DSH)}$ was < 10H | | 10H+20 - t <sub>W(DSH)</sub> | | | | | | Case 2c: Memory accesses not initiated by an autoincrement (or not immediately following a write) when DMAC is inactive | | 10H+20 | ns | | | | | se 2d: Memory accesses initiated by an autoincrement when AC is inactive and $t_{W(DSH)}$ was $\geq$ 10H | | | | | | | | Case 3: HPIC/HPIA reads | | 20 | | | | <sup>t</sup> d(DSL-HDV2) | Multiplexed reads | s with autoincrement. Prefetch completed. | 3 | 20 | ns | | | | Delay time, DS<br>high to HRDY<br>high <sup>†</sup><br>(writes and<br>autoincrement<br>reads) | Memory accesses (or writes to the FETCH bit) when no DMA is active | | 10H+5 | | | | <sup>t</sup> d(DSH-HYH) | | Memory accesses (or writes to the FETCH bit) with one or more 16-bit DMA channels active | | 16H+5 | ns | | | | | Memory accesses (or writes to the FETCH bit) with one or more 32-bit DMA channels active | 24H+5 | | | | | | | Writes to DSPINT and x_HINT‡ | | 4H + 5 | | | | t <sub>V</sub> (HYH-HDV) | Valid time, HD va | llid after HRDY high | | 6 | ns | | | th(DSH-HDV)R | Hold time, HD va | lid after DS rising edge, read <sup>†</sup> | 0 | 10 | ns | | | td(DSL-HYL) | Delay time, DS lo | | 18 | ns | | | | td(DSH-HYL) | Delay time, DS h | | 18 | ns | | | | td(HSL-HYL) | Delay time, HAS | low to HRDY low, read | | 18 | ns | | <sup>†</sup> DS refers to either HCS or HDS, whichever is controlling the transfer. Refer to the TMS320C54x DSP Reference Set, Volume 5: Enhanced Peripherals (literature number SPRU302) for information regarding logical operation of the HPI16. These timings are shown assuming that HDS is the signal controlling the transfer. <sup>‡</sup>HRDY does not go low for other register accesses. <sup>†</sup> HRDY goes low at these times only after autoincrement reads. ‡ While HCS is not selected, HRDY is in high-Z state. Figure 5–13. Multiplexed Read Timings Using HAS $<sup>^\</sup>dagger$ HRDY goes low at these times only after autoincrement reads. $^\ddagger$ While $\overline{\text{HCS}}$ is not selected, HRDY is in high-Z state. Figure 5–14. Multiplexed Read Timings With HAS Held High Figure 5–15. Multiplexed Write Timings Using HAS $^\dagger$ While $\overline{\text{HCS}}$ is not selected, HRDY is in high-Z state. Figure 5–16. Multiplexed Write Timings With HAS Held High Figure 5-17. Nonmultiplexed Read Timings $\dagger$ While $\overline{\text{HCS}}$ is not selected, HRDY is in high-Z state. Figure 5-18. Nonmultiplexed Write Timings Figure 5-19. HPI\_SEL1 and HPI\_SEL2 Timing ## 6 Mechanical Data ## 6.1 Ball Grid Array Mechanical Data ## GGU (S-PBGA-N169) #### **PLASTIC BALL GRID ARRAY** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. MicroStar BGA $^{\text{\tiny{TM}}}$ configuration Figure 6–1. TMS320VC5441 169-Ball MicroStar BGA™ Plastic Ball Grid Array (GGU) Package MicroStar BGA is a trademark of Texas Instruments. # **Low-Profile Quad Flatpack Mechanical Data** PGF (S-PQFP-G176) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-026 Figure 6-2. TMS320VC5441 176-Pin Low-Profile Quad Flatpack (PGF) Package #### PACKAGE OPTION ADDENDUM 18-Jan-2005 ## **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Pa | ackage<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|---------|---------------|-------------------------|------------------|------------------------------| | TMS320VC5441AGGU | ACTIVE | BGA | GGU | 169 | 160 | None | Call TI | Level-3-220C-168HRS | | TMS320VC5441APGF | ACTIVE | LQFP | PGF | 176 | 1 | None | CU | Level-1-220C-UNLIM | | TMS320VC5441GGU | ACTIVE | BGA | GGU | 169 | 160 | None | Call TI | Level-3-220C-168HRS | | TMS320VC5441PGF | ACTIVE | LQFP | PGF | 176 | 40 | None | CU | Level-1-220C-UNLIM | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. None: Not yet available Lead (Pb-Free). Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight. (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.