## **TOSHIBA**

TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# TC74HCT174AP,TC74HCT174AF,TC74HCT174AFN

#### Hex D-Type Flip Flop with Clear

The TC74HCT174A is a high speed CMOS D-TYPE FLIP FLOP fabricated with silicon gate C2MOS technology.

It achieves the high speed operation similar to equivalent LSTTL while maintaining the CMOS low power dissipation.

This device may be used as a level converter for interfacing TTL or NMOS to High Speed CMOS. The inputs are compatible with TTL, NMOS and CMOS output voltage levels.

Information signals applied to the D inputs are transferred to the Q outputs on the positive going edge of the clock pulse.

When the  $\overline{\text{CLR}}$  input is held low, the Q outputs are in the low logic level independent of the other inputs.

All inputs are equipped with protection circuits against static discharge or transient excess voltage.

#### Features

- High speed:  $f_{max} = 56$  MHz (typ.) at  $V_{CC} = 5$  V
- Low power dissipation:  $I_{CC} = 4 \mu A (max)$  at  $Ta = 25^{\circ}C$
- Compatible with TTL outputs:  $V_{IH}$  = 2.0 V (min)  $V_{IL}$  = 0.8 V (max)
  - Wide interfacing ability: LSTTL, NMOS, CMOS
- Output drive capability: 10 LSTTL loads
- Symmetrical output impedance: |IOH| = IOL = 4 mA (min)
- Balanced propagation delays:  $t_{pLH} \simeq t_{pHL}$
- Pin and function compatible with 74LS174

#### **Pin Assignment**







## IEC Logic Symbol

| CLR (1)<br>CK (9)                                       | R<br>> C1 | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (3)                                                     | 1D        | $\int (2) dx$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| $D2 \frac{(4)}{(6)}$                                    |           | (2)<br>(5)<br>(7)<br>(2)<br>(1)<br>(2)<br>(2)<br>(2)<br>(1)<br>(2)<br>(2)<br>(2)<br>(2)<br>(2)<br>(2)<br>(2)<br>(2)<br>(2)<br>(2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| $D3 \frac{(3)}{(11)}$<br>D4 $\frac{(11)}{(12)}$         |           | $\begin{array}{c} (5) \\ (5) \\ (7) \\ (7) \\ (2) \\ (10) \\ (10) \\ (12) \\ (12) \\ (15) \\ (25) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ (15) \\ $ |
| D1 (4)<br>D2 (6)<br>D3 (11)<br>D4 (13)<br>D5 (14)<br>D6 |           | (12)<br>(15) Q5<br>Q6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## Truth Table

|     | Inputs |        | Output | Function  |
|-----|--------|--------|--------|-----------|
| CLR | D      | СК     | Q      | T UNCLION |
| L   | Х      | Х      | L      | Clear     |
| Н   | L      |        | L      | _         |
| Н   | Н      |        | Н      | _         |
| Н   | Х      | $\neg$ | Qn     | No Change |

X: Don't care

### System Diagram



#### Absolute Maximum Ratings (Note 1)

| Characteristics                    | Symbol           | Rating                        | Unit |
|------------------------------------|------------------|-------------------------------|------|
| Supply voltage range               | V <sub>CC</sub>  | –0.5 to 7                     | V    |
| DC input voltage                   | VIN              | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| DC output voltage                  | V <sub>OUT</sub> | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| Input diode current                | lік              | ±20                           | mA   |
| Output diode current               | I <sub>OK</sub>  | ±20                           | mA   |
| DC output current                  | lout             | ±25                           | mA   |
| DC V <sub>CC</sub> /ground current | ICC              | ±50                           | mA   |
| Power dissipation                  | PD               | 500 (DIP) (Note 2)/180 (SOP)  | mW   |
| Storage temperature                | T <sub>stg</sub> | –65 to 150                    | °C   |

Note 1: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 2: 500 mW in the range of Ta = -40 to 65°C. From Ta = 65 to 85°C a derating factor of -10 mW/°C shall be applied until 300 mW.

#### **Operating Ranges (Note)**

| Characteristics          | Symbol                          | Rating               | Unit |
|--------------------------|---------------------------------|----------------------|------|
| Supply voltage           | V <sub>CC</sub>                 | 4.5 to 5.5           | V    |
| Input voltage            | V <sub>IN</sub>                 | 0 to V <sub>CC</sub> | V    |
| Output voltage           | Vout                            | 0 to V <sub>CC</sub> | V    |
| Operating temperature    | T <sub>opr</sub>                | -40 to 85            | °C   |
| Input rise and fall time | t <sub>r</sub> , t <sub>f</sub> | 0 to 500             | ns   |

Note: The operating ranges must be maintained to ensure the normal operation of the device. Unused inputs must be tied to either VCC or GND.

#### **Electrical Characteristics**

#### **DC Characteristics**

| Characteristics Symbol      |                 | Test Condition                                          |                                                                  | Ta = 25°C              |      |      | Ta = -40 to<br>85 <u>°</u> C |      | Unit |      |
|-----------------------------|-----------------|---------------------------------------------------------|------------------------------------------------------------------|------------------------|------|------|------------------------------|------|------|------|
|                             |                 |                                                         |                                                                  | V <sub>CC</sub><br>(V) | Min  | Тур. | Max                          | Min  | Max  | Onit |
| High-level input voltage    | VIH             |                                                         | —                                                                |                        | 2.0  | _    | _                            | 2.0  | _    | V    |
| Low-level input voltage     | VIL             | —                                                       |                                                                  | 4.5 to<br>5.5          | _    | _    | 0.8                          |      | 0.8  | V    |
| High-level output           |                 | VIN                                                     | I <sub>OH</sub> = -20 μA                                         | 4.5                    | 4.4  | 4.5  | _                            | 4.4  | _    |      |
| voltage                     | VOH             | V <sub>OH</sub> = V <sub>IH</sub> or<br>V <sub>IL</sub> | I <sub>OH</sub> = -4 mA                                          | 4.5                    | 4.18 | 4.31 | _                            | 4.13 |      | V    |
| Low-level output            |                 | VIN                                                     | I <sub>OL</sub> = 20 μA                                          | 4.5                    | _    | 0.0  | 0.1                          | _    | 0.1  |      |
| voltage                     | V <sub>OL</sub> | = V <sub>IH</sub> or<br>V <sub>IL</sub>                 | I <sub>OL</sub> = 4 mA                                           | 4.5                    | —    | 0.17 | 0.26                         |      | 0.33 | V    |
| Input leakage<br>current    | I <sub>IN</sub> | V <sub>IN</sub> = V <sub>CC</sub> or GND                |                                                                  | 5.5                    | _    | _    | ±0.1                         |      | ±1.0 | μA   |
|                             | ICC             | $V_{IN} = V_C$                                          | <sub>C</sub> or GND                                              | 5.5                    | _    |      | 4.0                          | _    | 40.0 | μA   |
| Quiescent supply<br>current | Ι <sub>C</sub>  |                                                         | : V <sub>IN</sub> = 0.5 V or 2.4 V<br>ut: V <sub>CC</sub> or GND | 5.5                    | _    |      | 2.0                          | _    | 2.9  | mA   |

#### Timing Requirements (input: $t_r = t_f = 6 \text{ ns}$ )

| Characteristics      | Symbol             | nbol Test Condition |                     | Ta = 25°C |       | Ta =<br>-40 to<br>85°C | Unit  |  |
|----------------------|--------------------|---------------------|---------------------|-----------|-------|------------------------|-------|--|
|                      |                    |                     | V <sub>CC</sub> (V) | Тур.      | Limit | Limit                  |       |  |
| Minimum pulse width  | t <sub>W (L)</sub> |                     | 4.5                 | _         | 15    | 19                     | 20    |  |
| (CK)                 | t <sub>W (H)</sub> |                     | 5.5                 | —         | 14    | 18                     | ns    |  |
| Minimum pulse width  |                    |                     | 4.5                 | _         | 15    | 19                     |       |  |
| ( CLR )              | t <sub>W (L)</sub> |                     | 5.5                 | —         | 14    | 18                     | ns    |  |
|                      | ts                 | —                   | 4.5                 | _         | 20    | 25                     | 20    |  |
| Minimum set-up time  |                    |                     | 5.5                 | —         | 18    | 23                     | ns    |  |
| Minimum hold time    |                    |                     | 4.5                 | _         | 5     | 5                      | 20    |  |
| Minimum noid time    | t <sub>h</sub>     |                     | 5.5                 | —         | 5     | 5                      | ns    |  |
| Minimum removal time |                    | _                   | 4.5                 | _         | 10    | 10                     |       |  |
| ( CLR )              | t <sub>rem</sub>   |                     | 5.5                 | —         | 10    | 10                     | ns    |  |
|                      | icy f —            |                     | 4.5                 | _         | 30    | 24                     | N411- |  |
| Clock frequency      |                    |                     | 5.5                 | _         | 33    | 26                     | MHz   |  |

## AC Characteristics (C<sub>L</sub> = 15 pF, V<sub>CC</sub> = 5 V, Ta = 25°C, input: t<sub>r</sub> = t<sub>f</sub> = 6 ns)

| Characteristics                     | Symbol                               | Test Condition | Min | Тур. | Max | Unit |
|-------------------------------------|--------------------------------------|----------------|-----|------|-----|------|
| Output transition time              | tт∟н<br>tтн∟                         | _              | _   | 12   | 15  | ns   |
| Propagation delay time<br>(CK-Q)    | t <sub>pLH</sub><br>t <sub>pHL</sub> | _              | _   | 29   | 36  | ns   |
| Propagation delay time<br>( CLR -Q) | t <sub>pHL</sub>                     | —              | _   | 29   | 36  | ns   |
| Maximum clock frequency             | f <sub>max</sub>                     | —              | 32  | 61   | _   | MHz  |

#### AC Characteristics (C<sub>L</sub> = 50 pF, input: $t_r = t_f = 6 \text{ ns}$ )

| Characteristics               | Symbol Test Condition     |   |             | Ta = 25°C |      |     | Ta = -40 to<br>85°C |     | Unit   |
|-------------------------------|---------------------------|---|-------------|-----------|------|-----|---------------------|-----|--------|
|                               | ,                         |   | $V_{CC}(V)$ | Min       | Тур. | Max | Min                 | Max |        |
| Output transition time        | t <sub>TLH</sub>          |   | 4.5         | _         | 8    | 15  | _                   | 19  | 20     |
| Output transition time        | t <sub>THL</sub>          |   | 5.5         | _         | 7    | 14  | _                   | 18  | ns     |
| Propagation delay time        | t <sub>pLH</sub>          |   | 4.5         | _         | 20   | 34  |                     | 43  | ns     |
| (CK-Q)                        | t <sub>pHL</sub>          |   | 5.5         | —         | 17   | 31  | —                   | 39  | 115    |
| Propagation delay time        | •                         |   | 4.5         | _         | 20   | 34  | _                   | 43  | 20     |
| (CLR -Q)                      | tpHL                      | _ | 5.5         | —         | 17   | 31  | —                   | 39  | ns     |
| Maximum clock                 | £                         |   | 4.5         | 30        | 54   | _   | 24                  |     | MHz    |
| frequency                     | T                         |   | 5.5         | 33        | 57   | —   | 26                  |     | IVITIZ |
| Input capacitance             | C <sub>IN</sub>           |   |             |           | 5    | 10  | _                   | 10  | pF     |
| Power dissipation capacitance | C <sub>PD</sub><br>(Note) |   |             | _         | 30   | _   |                     |     | pF     |

Note: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

Average operating current can be obtained by the equation:

 $I_{CC}$  (opr) =  $C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC}/6$  (per F/F)

And the total C<sub>PD</sub> when n pcs. of flip flop operate can be gained by the following equation:

C<sub>PD</sub> (total) = 18 + 12 · n

#### **Package Dimensions**



Weight: 1.00 g (typ.)



#### **Package Dimensions**

SOP16-P-300-1.27A

Unit: mm



Weight: 0.18 g (typ.)

#### Package Dimensions (Note)



Note: This package is not available in Japan.

Weight: 0.13 g (typ.)

#### **RESTRICTIONS ON PRODUCT USE**

20070701-EN GENERAL

- The information contained herein is subject to change without notice.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
   In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.).These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in his document shall be made at the customer's own risk.
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations.
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which
  may result from its use. No license is granted by implication or otherwise under any patents or other rights of
  TOSHIBA or the third parties.
- Please contact your sales representative for product-by-product details in this document regarding RoHS compatibility. Please use these products in this document in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses occurring as a result of noncompliance with applicable laws and regulations.