# **HD74LV273A** ## Octal D-type Flip-Flops with Clear REJ03D0330-0300Z (Previous ADE-205-273A (Z)) Rev.3.00 Jun. 25, 2004 ### **Description** The HD74LV273A has eight edges trigger D-type flip-flops with clear in a 20-pin package. Data on the D input having the specified setup and hold times is transferred to the Q output on the low to high transition of the clock input. The clear input when low sets all outputs to a low state. Low-voltage and high-speed operation is suitable for battery-powered products (e.g., notebook computers), and the low-power consumption extends the battery life. #### **Features** - $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V operation}$ - All inputs $V_{IH}$ (Max.) = 5.5 V (@ $V_{CC}$ = 0 V to 5.5 V) - All outputs $V_0$ (Max.) = 5.5 V (@ $V_{CC}$ = 0 V) - Typical $V_{OL}$ ground bounce < 0.8 V (@ $V_{CC}$ = 3.3 V, Ta = 25°C) - Typical $V_{OH}$ undershoot > 2.3 V (@ $V_{CC}$ = 3.3 V, Ta = 25°C) - Output current $\pm 6$ mA (@V<sub>CC</sub> = 3.0 V to 3.6 V), $\pm 12$ mA (@V<sub>CC</sub> = 4.5 V to 5.5 V) #### Ordering Information | Part Name | Package Type | Package Code | Package<br>Abbreviation | Taping Abbreviation (Quantity) | |----------------|--------------------|--------------|-------------------------|--------------------------------| | HD74LV273AFPEL | SOP-20 pin (JEITA) | FP-20DAV | FP | EL (2,000 pcs/reel) | | HD74LV273ARPEL | SOP-20 pin (JEDEC) | FP-20DBV | RP | EL (1,000 pcs/reel) | | HD74LV273ATELL | TSSOP-20 pin | TTP-20DAV | Т | ELL (2,000 pcs/reel) | Note: Please consult the sales office for the above package availability. #### **Function Table** #### Inputs | CLR | CLK | D | Output Q | |-----|--------------|---|----------| | L | X | X | L | | Н | $\uparrow$ | Н | Н | | Н | $\uparrow$ | L | L | | Н | $\downarrow$ | X | $Q_0$ | Note: H: High level L: Low level X: Immaterial ↑: Low to high transition ↓: High to low transition Q<sub>0</sub>: Output level before the indicated steady state input conditions were established. ### **Pin Arrangement** ## **Absolute Maximum Ratings** | Item | Symbol | Ratings | Unit | Conditions | |------------------------------|-------------------------------------|--------------------------|------|-----------------------------| | Supply voltage range | $V_{CC}$ | -0.5 to 7.0 | V | | | Input voltage range*1 | Vı | -0.5 to 7.0 | V | | | Output voltage range*1,2 | Vo | $-0.5$ to $V_{CC} + 0.5$ | V | Output: H or L | | | | -0.5 to 7.0 | | V <sub>CC</sub> : OFF | | Input clamp current | I <sub>IK</sub> | -20 | mA | V <sub>1</sub> < 0 | | Output clamp current | lok | ±50 | mA | $V_O < 0$ or $V_O > V_{CC}$ | | Continuous output current | lo | ±25 | mA | $V_O = 0$ to $V_{CC}$ | | Continuous current through | I <sub>CC</sub> or I <sub>GND</sub> | ±50 | mA | | | V <sub>CC</sub> or GND | | | | | | Maximum power dissipation at | P <sub>T</sub> | 835 | mW | SOP | | Ta = 25°C (in still air)*3 | | 757 | | TSSOP | | Storage temperature | Tstg | -65 to 150 | °C | | Notes: The absolute maximum ratings are values, which must not individually be exceeded, and furthermore, no two of which may be realized at the same time. - 1. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This value is limited to 5.5 V maximum. - 3. The maximum package power dissipation was calculated using a junction temperature of 150 $^{\circ}$ C. ## **Recommended Operating Conditions** | Item | Symbol | Min | Max | Unit | Conditions | |------------------------------------|-----------------|-----|-----------------|------|--------------------------------| | Supply voltage range | Vcc | 2.0 | 5.5 | V | | | Input voltage range | Vı | 0 | 5.5 | V | | | Output voltage range | Vo | 0 | V <sub>CC</sub> | V | H or L | | Output current | I <sub>OH</sub> | _ | -50 | μΑ | V <sub>CC</sub> = 2.0 V | | | | _ | -2 | mA | V <sub>CC</sub> = 2.3 to 2.7 V | | | | _ | -6 | | V <sub>CC</sub> = 3.0 to 3.6 V | | | | _ | -12 | | V <sub>CC</sub> = 4.5 to 5.5 V | | | I <sub>OL</sub> | _ | 50 | μΑ | V <sub>CC</sub> = 2.0 V | | | | _ | 2 | mA | V <sub>CC</sub> = 2.3 to 2.7 V | | | | _ | 6 | | V <sub>CC</sub> = 3.0 to 3.6 V | | | | _ | 12 | | V <sub>CC</sub> = 4.5 to 5.5 V | | Input transition rise or fall rate | Δt /Δν | 0 | 200 | ns/V | V <sub>CC</sub> = 2.3 to 2.7 V | | | | 0 | 100 | | V <sub>CC</sub> = 3.0 to 3.6 V | | | | 0 | 20 | | V <sub>CC</sub> = 4.5 to 5.5 V | | Operating free-air temperature | Та | -40 | 85 | °C | | Note: Unused or floating inputs must be held high or low. ## Logic Diagram ## **DC Electrical Characteristics** $Ta = -40 \text{ to } 85^{\circ}\text{C}$ | Item | Symbol | V <sub>CC</sub> (V) | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----------------|---------------------|----------------------------|-----|------------------------------|------|----------------------------------| | Input voltage | V <sub>IH</sub> | 2.0 | 1.5 | _ | _ | V | | | | | 2.3 to 2.7 | $V_{CC} \times 0.7$ | _ | _ | | | | | | 3.0 to 3.6 | $V_{\text{CC}} \times 0.7$ | _ | _ | | | | | | 4.5 to 5.5 | $V_{\text{CC}} \times 0.7$ | _ | _ | | | | | V <sub>IL</sub> | 2.0 | _ | _ | 0.5 | | | | | | 2.3 to 2.7 | _ | _ | $V_{\text{CC}}\!\times\!0.3$ | | | | | | 3.0 to 3.6 | _ | _ | $V_{\text{CC}}\!\times\!0.3$ | | | | | | 4.5 to 5.5 | _ | _ | $V_{\text{CC}}\!\times\!0.3$ | | | | Output voltage | $V_{OH}$ | Min to Max | V <sub>CC</sub> – 0.1 | _ | _ | V | $I_{OH} = -50 \mu A$ | | | | 2.3 | 2.0 | _ | _ | | $I_{OH} = -2 \text{ mA}$ | | | | 3.0 | 2.48 | _ | _ | | $I_{OH} = -6 \text{ mA}$ | | | | 4.5 | 3.8 | _ | _ | | $I_{OH} = -12 \text{ mA}$ | | | V <sub>OL</sub> | Min to Max | _ | _ | 0.1 | | $I_{OL} = 50 \mu A$ | | | | 2.3 | _ | _ | 0.4 | | I <sub>OL</sub> = 2 mA | | | | 3.0 | _ | _ | 0.44 | | I <sub>OL</sub> = 6 mA | | | | 4.5 | _ | _ | 0.55 | | I <sub>OL</sub> = 12 mA | | Input current | I <sub>IN</sub> | 0 to 5.5 | _ | _ | ±1 | μΑ | $V_I = 5.5 \text{ V or GND}$ | | Quiescent supply | I <sub>CC</sub> | 5.5 | _ | _ | 20 | μΑ | $V_I = V_{CC}$ or GND, $I_O = 0$ | | current | | | | | | | | | Output leakage | $I_{OFF}$ | 0 | _ | _ | 5 | μΑ | $V_1$ or $V_0 = 0$ V to 5.5 V | | current | | | | | | | | | Input capacitance | C <sub>IN</sub> | 3.3 | _ | 2 | _ | pF | $V_I = V_{CC}$ or GND | Note: For conditions shown as Min or Max, use the appropriate values under recommended operating conditions. ## **Switching Characteristics** $V_{CC}=2.5\pm0.2\ V$ | | | Ta = | 25°C | | Ta = -40 | ) to 85°C | | Test | FROM | то | |---------------|------------------------------------|------|------|------|----------|-----------|------|------------------------|----------|----------| | Item | Symbol | Min | Тур | Max | Min | Max | Unit | Conditions | (Input) | (Output) | | Maximum clock | fmax | 55 | 95 | _ | 45 | _ | MHz | C <sub>L</sub> = 15 pF | | _ | | frequency | | 45 | 75 | _ | 40 | _ | _ | C <sub>L</sub> = 50 pF | _ | | | Propagation | t <sub>PHL</sub> | _ | 10.3 | 19.0 | 1.0 | 21.0 | ns | C <sub>L</sub> = 15 pF | CLR | Q | | delay time | t <sub>PLH</sub> /t <sub>PHL</sub> | _ | 10.4 | 18.3 | 1.0 | 20.5 | _ | | CLK | Q | | | t <sub>PHL</sub> | _ | 13.1 | 22.8 | 1.0 | 25.5 | _ | C <sub>L</sub> = 50 pF | CLR | Q | | | t <sub>PLH</sub> /t <sub>PHL</sub> | _ | 12.9 | 22.1 | 1.0 | 25.0 | _ | | CLK | Q | | Setup time | t <sub>SU</sub> | 8.5 | _ | _ | 10.5 | _ | ns | | Data | | | | | 4.0 | _ | _ | 4.0 | _ | _ | | CLR inac | tive | | Hold time | t <sub>h</sub> | 0.5 | _ | _ | 1.0 | _ | ns | | | | | Pulse width | t <sub>W</sub> | 6.5 | _ | _ | 7.0 | _ | ns | | CLR L | | | | | 7.0 | _ | _ | 8.5 | _ | _ | | CLK H or | · L | $V_{CC}=3.3\pm0.3~V$ | | | Ta = | 25°C | | Ta = -40 | 0 to 85°C | | Test | FROM | то | |---------------|------------------------------------|------|------|------|----------|-----------|------|------------------------|----------|----------| | Item | Symbol | Min | Тур | Max | Min | Max | Unit | Conditions | (Input) | (Output) | | Maximum clock | fmax | 75 | 140 | _ | 65 | _ | MHz | C <sub>L</sub> = 15 pF | | | | frequency | | 50 | 110 | _ | 45 | _ | | C <sub>L</sub> = 50 pF | | | | Propagation | t <sub>PHL</sub> | _ | 6.9 | 13.6 | 1.0 | 16.0 | ns | $C_L = 15 pF$ | CLR | Q | | delay time | t <sub>PLH</sub> /t <sub>PHL</sub> | _ | 7.1 | 13.6 | 1.0 | 16.0 | | | CLK | Q | | | t <sub>PHL</sub> | _ | 8.7 | 17.1 | 1.0 | 19.5 | | C <sub>L</sub> = 50 pF | CLR | Q | | | t <sub>PLH</sub> /t <sub>PHL</sub> | _ | 9.1 | 17.1 | 1.0 | 19.5 | | | CLK | Q | | Setup time | t <sub>SU</sub> | 5.5 | _ | _ | 6.5 | _ | ns | | Data | | | | | 2.5 | _ | _ | 2.5 | _ | _ | | CLR inac | tive | | Hold time | t <sub>h</sub> | 1.0 | _ | _ | 1.0 | _ | ns | | | | | Pulse width | t <sub>W</sub> | 5.0 | _ | _ | 6.0 | _ | ns | _ | CLR L | | | | | 5.5 | _ | _ | 6.5 | _ | | | CLK H or | L | $V_{CC} = 5.0 \pm 0.5~V$ | | | | | | | | | | | CC | |---------------|------------------------------------|------|------|------|---------|------------|------|------------------------|----------|----------| | | | Ta = | 25°C | | Ta = -4 | 40 to 85°C | | Test | FROM | ТО | | Item | Symbol | Min | Тур | Max | Min | Max | Unit | Conditions | (Input) | (Output) | | Maximum clock | fmax | 120 | 205 | _ | 100 | _ | MHz | C <sub>L</sub> = 15 pF | | | | frequency | | 80 | 160 | _ | 70 | _ | | C <sub>L</sub> = 50 pF | | | | Propagation | t <sub>PHL</sub> | _ | 4.7 | 8.5 | 1.0 | 10.0 | ns | C <sub>L</sub> = 15 pF | CLR | Q | | delay time | t <sub>PLH</sub> /t <sub>PHL</sub> | _ | 4.8 | 9.0 | 1.0 | 10.5 | _ | | CLK | Q | | | t <sub>PHL</sub> | _ | 6.0 | 10.5 | 1.0 | 12.0 | _ | C <sub>L</sub> = 50 pF | CLR | Q | | | t <sub>PLH</sub> /t <sub>PHL</sub> | _ | 6.2 | 11.0 | 1.0 | 12.5 | _ | | CLK | Q | | Setup time | t <sub>SU</sub> | 4.5 | _ | _ | 4.5 | _ | ns | | Data | | | | | 2.0 | _ | _ | 2.0 | _ | _ | | CLR inac | tive | | Hold time | t <sub>h</sub> | 1.0 | _ | _ | 1.0 | _ | ns | | | | | Pulse width | t <sub>W</sub> | 5.0 | _ | _ | 5.0 | _ | ns | | CLR L | | | | | 5.0 | _ | | 5.0 | _ | _ | | CLK H or | ·L | ## **Output-skew Characteristics** | | | | Ta = 2 | 5°C | Ta = -4 | 40 to 85°C | | |-------------|---------------------|----------------|--------|-----|---------|------------|------| | Item | Symbol | $V_{CC} = (V)$ | Min | Max | Min | Max | Unit | | Output skew | t <sub>sk (O)</sub> | 2.3 to 2.7 | _ | 2.0 | _ | 2.0 | ns | | | | 3.0 to 3.6 | _ | 1.5 | _ | 1.5 | | | | | 4.5 to 5.5 | _ | 1.0 | _ | 1.0 | | Note: Skew between any outputs of the same package switching in the same direction. This parameter is warranted but not production tested. ## **Operating Characteristics** $C_L = 50 \text{ pF}$ | Ta = 25°C | | | | | | | | | | |-------------------------------|----------|----------------|-----|------|-----|------|------------------------|--|--| | Item | Symbol | $V_{CC} = (V)$ | Min | Тур | Max | Unit | <b>Test Conditions</b> | | | | Power dissipation capacitance | $C_{PD}$ | 3.3 | _ | 15.9 | _ | pF | f = 10 MHz | | | | | | 5.0 | _ | 17.1 | _ | | | | | ### **Noise Characteristics** $C_L = 50 pF$ | | | | Ta = 25 | 5°C | | | | |-----------------------------------------------|---------------------|----------------|---------|------|------|------|------------------------| | Item | Symbol | $V_{CC} = (V)$ | Min | Тур | Max | Unit | <b>Test Conditions</b> | | Quiet output, maximum dynamic V <sub>OL</sub> | V <sub>OL (P)</sub> | 3.3 | _ | 0.4 | 0.8 | V | | | Quiet output, minimum dynamic V <sub>OL</sub> | $V_{OL\ (V)}$ | 3.3 | _ | -0.4 | -0.8 | V | | | Quiet output, minimum dynamic V <sub>OH</sub> | V <sub>OH (V)</sub> | 3.3 | _ | 2.9 | _ | V | | | High-level dynamic input voltage | V <sub>IH (D)</sub> | 3.3 | 2.31 | _ | _ | V | | | Low-level dynamic input voltage | V <sub>IL (D)</sub> | 3.3 | _ | _ | 0.99 | V | | ### **Test Circuit** ## **Package Dimensions** Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system tha - use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. http://www.renesas.com **RENESAS SALES OFFICES** Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501 Renesas Technology Europe Limited. Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900 **Renesas Technology Europe GmbH**Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11 Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836 **Renesas Technology Taiwan Co., Ltd.** FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001