# DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER #### GENERAL DESCRIPTION The ICS8432-111 is a general purpose, dual output Differential-to-3.3V LVPECL High Frequency Synthesizer and a member of the HiPerClockS™ family of High Performance Clocks Solutions from ICS. The ICS8432-111 has a selectable differential CLK, nCLK pair or LVCMOS/LVTTL TEST\_CLK. The TEST\_CLK input accepts LVCMOS or LVTTL input levels and translates them to 3.3V LVPECL levels. The CLK, nCLK pair can accept most standard differential input levels. The VCO operates at a frequency range of 200MHz to 700MHz. The VCO frequency is programmed in steps equal to the value of the input differential or single ended reference frequency. Output frequencies up to 700MHz for FOUT and 350MHz for FOUT/2 can be programmed using the serial or parallel interfaces to the configuration logic. The low phase noise characteristics and the multiple frequency outputs of the ICS8432-111 makes it an ideal clock source for Fibre Channel 1 and 2, and Infiniband applications. #### **F**EATURES - Dual differential 3.3V LVPECL outputs - Selectable differential CLK, nCLK pair or LVCMOS TEST\_CLK - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - TEST\_CLK can accept the following input types: LVCMOS or LVTTL - Maximum FOUT frequency: 700MHz Maximum FOUT/2 frequency: 350MHz - CLK, nCLK or TEST\_CLK input frequency: 40MHz - VCO range: 250MHz to 700MHz - Parallel or serial interface for programming counter and VCO frequency multiplier and dividers - RMS period jitter: 5ps (maximum) - Cycle-to-cycle jitter: 40ps (maximum) - 3.3V supply voltage - 0°C to 70°C ambient operating temperature #### **BLOCK DIAGRAM** #### VCO\_SEL CLK\_SEL TEST\_CLK CLK nCLK PLL PHASE DETECTOR ÷2 MR VCO **FOUT** ÷4 ÷8 nFOUT ÷Μ FOUT/2 nFOUT/2 S LOAD CONFIGURATION S\_DATA **→**TEST **INTERFACE** s cLock LOGIC nP\_LOAD M0:M8 N0:N1 #### PIN ASSIGNMENT www.icst.com/products/hiperclocks.html ### 700MHz/350MHz ## DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER #### FUNCTIONAL DESCRIPTION NOTE: The functional description that follows describes operation using a 25MHz clock input. Valid PLL loop divider values for different input frequencies are defined in the Input Frequency Characteristics, Table 5, NOTE 1. The ICS8432-111 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. A differential clock input is used as the input to the ICS8432-111. This input is fed into the phase detector. A 25MHz clock input provides a 25MHz phase detector reference frequency. The VCO of the PLL operates over a range of 250MHz to 700MHz. The output of the M divider is also applied to the phase detector. The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. Note, that for some values of M (either too high or too low), the PLL will not achieve lock. The output of the VCO is scaled by a divider prior to being sent to each of the LVPECL output buffers. The divider provides a 50% output duty cycle. The programmable features of the ICS8432-111 support two input modes to program the PLL M divider and N output divider. The two input operational modes are parallel and serial. *Figure1* shows the timing diagram for each mode. In parallel mode, the nP\_LOAD input is initially LOW. The data on inputs M0 through M8 and N0 and N1 is passed directly to the M divider and N output divider. On the LOW-to-HIGH transition of the nP\_LOAD input, the data is latched and the M divider remains loaded until the next LOW transition on nP\_LOAD or until a se- rial event occurs. As a result, the M and N bits can be hardwired to set the M divider and N output divider to a specific default state that will automatically occur during power-up. The TEST output is LOW when operating in the parallel input mode. The relationship between the VCO frequency, the input frequency and the M divider is defined as follows: $fVCO = f_{IN} \times M$ The M value and the required values of M0 through M8 are shown in Table 3B, Programmable VCO Frequency Function Table. When the input clock is at 25MHz, the valid M values for which the PLL will achieve lock are defined as $10 \le M \le 28$ . The frequency out is defined as follows: $fOUT = \frac{fVCO}{N} = f_{IN} \times \frac{M}{N}$ Serial operation occurs when nP\_LOAD is HIGH and S\_LOAD is LOW. The shift register is loaded by sampling the S\_DATA bits with the rising edge of S\_CLOCK. The contents of the shift register are loaded into the M divider and N output divider when S\_LOAD transitions from LOW-to-HIGH. The M divide and N output divide values are latched on the HIGH-to-LOW transition of S\_LOAD. If S\_LOAD is held HIGH, data at the S\_DATA input is passed directly to the M divider and N output divider on each rising edge of S\_CLOCK. The serial mode can be used to program the M and N bits and test bits T1 and T0. The internal registers T0 and T1 determine the state of the TEST output as follows: | <u>T1</u> | <u>T0</u> | TEST Output | |-----------|-----------|------------------------------| | 0 | 0 | LOW | | 0 | 1 | S_Data, Shift Register Input | | 1 | 0 | Output of M divider | | 1 | 1 | CMOS Fout/2 | FIGURE 1. PARALLEL & SERIAL LOAD OPERATIONS \*NOTE: The NULL timing slot must be observed. # 700MHz/350MHz # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |-----------------------------------|--------------------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | M5 | Input | Pullup | | | 2, 3, 4,<br>28, 29,<br>30, 31, 32 | M6, M7, M8,<br>M0, M1,<br>M2, M3, M4 | Input | Pulldown | M counter/divider inputs. Data latched on LOW-to-HIGH transistion of nP_LOAD input. LVCMOS/LVTTL interface levels. | | 5, 6 | N0, N1 | Input | Pulldown | Determines output divider value as defined in Table 3C Function Table. LVCMOS/LVTTL interface levels. | | 7 | nc | Unused | | No connect. | | 8, 16 | $V_{EE}$ | Power | | Negative supply pins. | | 9 | TEST | Output | | Test output which is ACTIVE in the serial mode of operation. Output driven LOW in parallel mode. LVCMOS/LVTTL interface levels. | | 10 | V <sub>cc</sub> | Power | | Core supply pin. | | 11,<br>12 | FOUT/2,<br>nFOUT/2 | Output | | Half frequency differential output for the synthesizer. 3.3V LVPECL interface levels. | | 13 | V <sub>cco</sub> | Power | | Output supply pin. | | 14, 15 | FOUT, nFOUT | Output | | Differential output for the synthesizer. 3.3V LVPECL interface levels. | | 17 | MR | Input | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs FOUTx to go low and the inverted outputs nFOUTx to go high. When logic LOW, the internal dividers are the outputs are enabled. Assertion of MR does not effect loaded M, N, and T values. LVCMOS/LVTTL interface levels. | | 18 | S_CLOCK | Input | Pulldown | Clocks in serial data present at S_DATA input into the shift register on the rising edge of S_CLOCK. LVCMOS/LVTTL interface levels. | | 19 | S_DATA | Input | Pulldown | Shift register serial input. Data sampled on the rising edge of S_CLOCK. LVCMOS/LVTTL interface levels. | | 20 | S_LOAD | Input | Pulldown | Controls transition of data from shift register into the dividers. LVCMOS/LVTTL interface levels. | | 21 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 22 | CLK_SEL | Input | Pullup | Selects between differential clock input or test input as the PLL reference source. LVCMOS/LVTTL interface levels. Selects CLK, nCLK inputs when HIGH. Selects TEST_CLK when LOW. | | 23 | TEST_CLK | Input | Pulldown | Test clock input. LVCMOS/LVTTL interface levels. | | 24 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 25 | nCLK | Input | Pullup | Inverting differential clock input. | | 26 | nP_LOAD | Input | Pulldown | Parallel load input. Determines when data present at M8:M0 is loaded into M divider, and when data present at N1:N0 sets the N output divider value. LVCMOS/LVTTL interface levels. | | 27 | VCO_SEL | Input | Pullup | Determines whether synthesizer is in PLL or bypass mode. LVCMOS/LVTTL interface levels. | NOTE: Pullup and Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | # 700MHz/350MHz # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER TABLE 3A. PARALLEL AND SERIAL MODE FUNCTION TABLE | | | | In | puts | | | Conditions | |----|---------|------|------|----------|---------|--------|-------------------------------------------------------------------------------------------------------------------| | MR | nP_LOAD | М | N | S_LOAD | S_CLOCK | S_DATA | Conditions | | Н | Х | Х | Х | Х | Х | Х | Reset. Forces outputs LOW. | | L | L | Data | Data | х | Х | Х | Data on M and N inputs passed directly to the M divider and N output divider. TEST output forced LOW. | | L | 1 | Data | Data | L | Х | Х | Data is latched into input registers and remains loaded until next LOW transition or until a serial event occurs. | | L | Н | Х | Х | L | 1 | Data | Serial input mode. Shift register is loaded with data on S_DATA on each rising edge of S_CLOCK. | | L | Н | Х | Х | 1 | L | Data | Contents of the shift register are passed to the M divider and N output divider. | | L | Н | Х | Х | <b>↓</b> | L | Data | M divider and N output divider values are latched. | | L | Н | Х | Х | L | Х | Х | Parallel or serial input do not affect shift registers. | | L | Н | Х | Х | Н | 1 | Data | S_DATA passed directly to ripple counter as it is clocked. | NOTE: L = LOW H = HIGH X = Don't care ↑ = Rising edge transition ↓= Falling edge transition TABLE 3B. PROGRAMMABLE VCO FREQUENCY FUNCTION TABLE | VCO Frequency | CO Frequency (MHz) M Count | 256 | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | |---------------|----------------------------|-----|-----|----|----|----|----|----|----|----| | (MHz) | | M8 | M7 | М6 | M5 | M4 | М3 | M2 | M1 | МО | | 250 | 10 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | 275 | 11 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | | 650 | 26 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | 675 | 27 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | 700 | 28 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | NOTE 1: These M count values and the resulting frequencies correspond to differential input or TEST\_CLK input frequency of 25MHz. TABLE 3C. PROGRAMMABLE OUTPUT DIVIDER FUNCTION TABLE | ln. | Inputs | | Output Frequency (MHz) | | | | | | |--------|--------|-----------------|------------------------|---------|---------|---------|--|--| | inputs | | N Divider Value | FO | UT | FOUT/2 | | | | | N1 | N0 | | Minimum | Maximum | Minimum | Maximum | | | | 0 | 0 | 1 | 250 | 700 | 125 | 350 | | | | 0 | 1 | 2 | 125 | 350 | 62.5 | 175 | | | | 1 | 0 | 4 | 62.5 | 175 | 31.25 | 87.5 | | | | 1 | 1 | 8 | 31.25 | 87.5 | 15.625 | 43.75 | | | # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_{i}$ -0.5V to $V_{cc}$ + 0.5 V Outputs, $I_{\odot}$ Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 47.9°C/W (0 lfpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{\text{CC}} = V_{\text{CCA}} = V_{\text{CCO}} = 3.3 V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | ٧ | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | ٧ | | V <sub>cco</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 140 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | | 15 | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|------------------------|----------------------------------------------------------------------------|-------------------------------------|---------|---------|---------------------------------|-------| | V <sub>IH</sub> | Input<br>High Voltage | VCO_SEL, CLK_SEL,<br>S_LOAD, S_DATA, S_CLOCK,<br>nP_LOAD, N0:N1, M0:M8, MR | | 2 | | V <sub>cc</sub> + 0.3 | V | | | | TEST_CLK | | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input<br>Low Voltage | VCO_SEL, CLK_SEL,<br>S_LOAD, S_DATA, S_CLOCK,<br>nP_LOAD, N0:N1, M0:M8, MR | | -0.3 | | 0.8 | V | | | | TEST_CLK | | | | 1.3 | V | | I <sub>IH</sub> | Input<br>High Current | M0-M4, M6-M8, N0, N1,<br>S_CLOCK, S_DATA, S_LOAD,<br>TEST_CLK, nP_LOAD, MR | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | | M5, CLK_SEL, VCO_SEL | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I <sub>IL</sub> | Input<br>Low Current | M0-M4, M6-M8, N0, N1,<br>S_CLOCK, S_DATA, S_LOAD,<br>TEST_CLK, nP_LOAD, MR | $V_{CC} = 3.465V,$ $V_{IN} = 0V$ | -5 | | | μА | | | | M5, CLK_SEL, VCO_SEL | $V_{CC} = 3.465V,$<br>$V_{IN} = 0V$ | -150 | | V <sub>cc</sub> + 0.3 0.8 1.3 | μΑ | | V <sub>OH</sub> | Output<br>High Voltage | TEST; NOTE 1 | | 2.6 | | | V | | V <sub>OL</sub> | Output<br>Low Voltage | TEST; NOTE 1 | | | | 0.5 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{cco}/2$ . See Parameter Information, 3.3V Output Load Test Circuit. ## 700MHz/350MHz # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER Table 4C. Differential DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------------|--------------------------------|-----------------------|---------|------------------------|-------| | | Input High Current | CLK | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IH</sub> | Input High Current | nCLK | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | , | | CLK | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Input Low Current | nCLK | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inp | ut Voltage; NOTE 1, 2 | | V <sub>EE</sub> + 0.5 | | V <sub>cc</sub> - 0.85 | V | NOTE 1: Common mode voltage is defined as V<sub>IH</sub>. NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is $V_{cc}$ + 0.3V. Table 4D. LVPECL DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 1.0 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to ${\rm V_{cco}}$ - 2V. Table 5. Input Frequency Characteristics, $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------|-------------------|-----------------|---------|---------|---------|-------| | | | TEST_CLK; NOTE 1 | | 10 | | 40 | MHz | | f <sub>IN</sub> | | CLK, nCLK; NOTE 1 | | 10 | | 40 | MHz | | | | S_CLOCK | | | | 50 | MHz | NOTE 1: For the input frequency range, the M value must be set for the VCO to operate within the 250MHz to 700MHz range. Using the minimum input frequency of 10MHz, valid values of M are $25 \le M \le 70$ . Using the maximum frequency of 40MHz, valid values of M are $7 \le M \le 17$ . # 700MHz/350MHz # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER Table 6. AC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|-----------------------|--------------------|---------------------|------------------------------|---------|------------------------------|-------| | F <sub>out</sub> | Output Frequ | uency | | 31.25 | | 700 | MHz | | F <sub>out</sub> /2 | Output Frequency | | | 15.625 | | 350 | MHz | | tjit(cc) | Cycle-to-Cyc | cle Jitter; NOTE 2 | | | | 40 | ps | | tjit(per) | Period Jitter, | RMS; NOTE 2 | fOUT > 100 | | | 5 | ps | | tsk(o) | Output Skew | r; NOTE 1, 2 | | | | 60 | ps | | t <sub>R/</sub> t <sub>F</sub> | Output Rise/Fall Time | | 20% to 80% | 200 | | 700 | ps | | | | M, N to nP_LOAD | | | | 5 | ns | | t <sub>s</sub> | Setup Time | S_DATA to S_CLOCK | | | | 5 | ns | | | | S_CLOCK to S_LOAD | | | | 5 | ns | | | | M, N to nP_LOAD | | | | 5 | ns | | t <sub>H</sub> | Hold Time | S_DATA to S_CLOCK | | | | 5 | ns | | | | S_CLOCK to S_LOAD | | | | 5 | ns | | odc | Output Duty Cycle | | fOUT/2; fOUT, N > 1 | 47 | | 53 | % | | t <sub>PW</sub> | Output Pulse Width | | | t <sub>Period</sub> /2 - 150 | | t <sub>Period</sub> /2 + 150 | ps | | t <sub>LOCK</sub> | PLL Lock Tir | ne | | | | 1 | ms | NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. 700MHz/350MHz # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER ## PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT DIFFERENTIAL INPUT LEVEL 1000 Cycles #### **OUTPUT SKEW** #### CYCLE-TO-CYCLE JITTER #### PERIOD JITTER #### OUTPUT RISE/FALL TIME #### OUPUT DUTY CYCLE/OUTPUT PULSE WIDTH/PERIOD #### APPLICATION INFORMATION #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8432-111 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm cc}, V_{\rm ccA},$ and $V_{\rm ccO}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 2 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm ccA}$ pin. FIGURE 2. POWER SUPPLY FILTERING #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 3 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF = $V_{\rm cc}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm CC}=3.3$ V, V\_REF should be 1.25V and R2/R1 = 0.609. ## 700MHz/350MHz # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER #### TERMINATION FOR LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 4A. LVPECL OUTPUT TERMINATION FIGURE 4B. LVPECL OUTPUT TERMINATION ### 700MHz/350MHz # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 5A to 5E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 5A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 5A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 5B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 5C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 5D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 5E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE ## DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER #### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS8432-111. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8432-111 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 140mA = 485.1mW - Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 30.2mW = 60.4mW Total Power $_{\text{MAX}}$ (3.465V, with all outputs switching) = 485.1mW + 60.4mW = 545.5mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{IA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{14}$ = junction-to-ambient thermal resistance Pd\_total = Total device power dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\rm JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 7 below. Therefore, Tj for an ambient temperature of $70^{\circ}$ C with all outputs switching is: $70^{\circ}$ C + 0.546W \* $42.1^{\circ}$ C/W = $93^{\circ}$ C. This is well below the limit of $125^{\circ}$ C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{JA}$ for 32-Pin LQFP, Forced Convection # 0200500Single-Layer PCB, JEDEC Standard Test Boards67.8°C/W55.9°C/W50.1°C/WMulti-Layer PCB, JEDEC Standard Test Boards47.9°C/W42.1°C/W39.4°C/W θ<sub>...</sub> by Velocity (Linear Feet per Minute) **NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. # ICS8432-111 700MHz/350MHz DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 6. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ - 2V. Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX})$$ $$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CCO\_MAX}} - 2V))/R_L] * (V_{\text{CCO\_MAX}} - V_{\text{OL\_MAX}})$$ • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 1.0V$$ Using $V_{CCO\_MAX} = 3.465$ , this results in $V_{OH\_MAX} = 2.465V$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$ Using $V_{CCO\_MAX} = 3.465$ , this results in $V_{OL\_MAX} = 1.765V$ $$\begin{aligned} &\text{Pd\_H} = &[(2.465\text{V} - (3.465\text{V} - 2\text{V}))/50\Omega] * (3.465\text{V} - 2.465\text{V}) = &\textbf{20mW} \\ &\text{Pd\_L} = &[(1.765\text{V} - (3.465\text{V} - 2\text{V}))/50\Omega] * (3.465\text{V} - 1.765\text{V}) = &\textbf{10.2mW} \end{aligned}$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.2mW # ICS8432-111 700MHz/350MHz DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER ## RELIABILITY INFORMATION Table 8. $\theta_{\text{JA}} \text{vs. Air Flow Table for 32 Lead LQFP}$ #### θ<sub>...</sub> by Velocity (Linear Feet per Minute) 0200500Single-Layer PCB, JEDEC Standard Test Boards67.8°C/W55.9°C/W50.1°C/WMulti-Layer PCB, JEDEC Standard Test Boards47.9°C/W42.1°C/W39.4°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8432-111 is: 3765 #### PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD LQFP TABLE 9. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | | |-----------------------------------------------|------------|---------|---------|--|--|--|--| | OVERDOL | ВВА | | | | | | | | SYMBOL | МІМІМИМ | NOMINAL | MAXIMUM | | | | | | N | 32 | | | | | | | | Α | | | 1.60 | | | | | | A1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.30 | 0.37 | 0.45 | | | | | | С | 0.09 | | 0.20 | | | | | | D | 9.00 BASIC | | | | | | | | D1 | 7.00 BASIC | | | | | | | | D2 | 5.60 Ref. | | | | | | | | E | 9.00 BASIC | | | | | | | | E1 | 7.00 BASIC | | | | | | | | E2 | 5.60 Ref. | | | | | | | | е | 0.80 BASIC | | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | | 7° | | | | | | ccc | | 0.10 | | | | | | Reference Document: JEDEC Publication 95, MS-026 # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER #### TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|--------------|-------------------------------|--------------|-------------| | ICS8432CY-111 | ICS8432CY111 | 32 Lead LQFP | 250 per tray | 0°C to 70°C | | ICS8432CY-111T | ICS8432CY111 | 32 Lead LQFP on Tape and Reel | 1000 | 0°C to 70°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # DIFFERENTIAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER | REVISION HISTORY SHEET | | | | | | |------------------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|--------|--| | Rev | Table | Page | Description of Change | | | | В | T4A | 5<br>12 | Power Supply table - adjusted the $I_{\rm EE}$ limit from 120mA max. to 140mA max. Adjusted Power Dissipation to comply with $I_{\rm EE}$ . | 3/3/04 | | | | | | | | | | | | | | | |