### FEMTOCLOCKS™ CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER ICS843246I #### GENERAL DESCRIPTION The ICS843246I is a Crystal-to-3.3V LVPECL Clock Synthesizer/Fanout Buffer designed for Fibre Channel and Gigabit Ethernet applications and is a member of the HiperClockS<sup>™</sup> family of High Performance Clock Solutions from IDT. The output frequency can be set using the frequency select pins and a 25MHz crystal for Ethernet frequencies, or a 26.5625MHz crystal for a Fibre Channel. The low phase noise characteristics of the ICS843246I make it an ideal clock for these demanding applications. #### **FEATURES** - Six LVPECL outputs - · Crystal oscillator interface - VCO range: 490MHz to 680MHz - Crystal input frequency range: 25MHz to 33.333MHz - RMS phase jitter at 125MHz, using a 25MHz crystal (1.875MHz to 20MHz): 0.41ps (typical) - Full 3.3V or 3.3V core, 2.5V output supply mode Core/Output 3.3V/3.3V 3.3V/2.5V - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages #### **SELECT FUNCTION TABLE** | | Inputs | | Function | | | |--------|--------|--------|----------|----------|-----| | FB_SEL | N_SEL1 | N_SEL0 | M Divide | N Divide | M/N | | 0 | 0 | 0 | 20 | 2 | 10 | | 0 | 0 | 1 | 20 | 4 | 5 | | 0 | 1 | 0 | 20 | 5 | 4 | | 0 | 1 | 1 | 20 | 8 | 2.5 | | 1 | 0 | 0 | 24 | 3 | 8 | | 1 | 0 | 1 | 24 | 4 | 6 | | 1 | 1 | 0 | 24 | 6 | 4 | | 1 | 1 | 1 | 24 | 12 | 2 | 1 #### PIN ASSIGNMENT ## ICS843246I 24-Lead TSSOP, E-Pad 4.40mm x 7.8mm x 0.9mm body package G Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |-----------|----------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | V <sub>cco</sub> | Power | | Output supply pins. | | 3, 4 | nQ2, Q2 | Output | | Differential output pair. LVPECL interface levels. | | 5, 6 | nQ1, Q1 | Output | | Differential output pair. LVPECL interface levels. | | 7, 8 | nQ0, Q0 | Output | | Differential output pair. LVPECL interface levels. | | 9 | PLL_BYPASS | Input | Pullup | Selects between the PLL and crystal inputs as the input to the dividers. When LOW, selects PLL. When HIGH, selects XTAL_IN, XTAL_OUT. LVCMOS / LVTTL interface levels. | | 10 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 11 | V <sub>cc</sub> | Power | | Core supply pin. | | 12 | FB_SEL | Input | Pulldown | Feedback frequency select pin. LVCMOS/LVTTL interface levels. | | 13,<br>14 | XTAL_IN,<br>XTAL_OUT | Input | | Crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output. | | 15,<br>18 | N_SEL0<br>N_SEL1 | Input | Pullup | Output frequency select pins. LVCMOS/LVTTL interface levels. | | 16, 17 | $V_{\sf EE}$ | | | Negative supply pins. | | 19, 20 | nQ5, Q5 | Output | | Differential output pair. LVPECL interface levels. | | 21, 22 | nQ4, Q4 | Output | | Differential output pair. LVPECL interface levels. | | 23, 24 | nQ3, Q3 | Output | | Differential output pair. LVPECL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | рF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3. TYPICAL APPLICATION FREQUENCY FUNCTION TABLE | | Input | s | | | Fund | Function | | | |------------|--------|--------|--------|----|-----------|----------|--------------|--| | XTAL (MHz) | FB_SEL | N_SEL1 | N_SEL0 | M | VCO (MHz) | N | Output (MHz) | | | 25 | 0 | 0 | 0 | 20 | 500 | 2 | 250 | | | 25 | 0 | 0 | 1 | 20 | 500 | 4 | 125 | | | 25 | 0 | 1 | 0 | 20 | 500 | 5 | 100 | | | 25 | 0 | 1 | 1 | 20 | 500 | 8 | 62.5 | | | 25 | 1 | 0 | 0 | 24 | 600 | 3 | 200 | | | 25 | 1 | 0 | 1 | 24 | 600 | 4 | 150 | | | 25 | 1 | 1 | 0 | 24 | 600 | 6 | 100 | | | 25 | 1 | 1 | 1 | 24 | 600 | 12 | 50 | | | 26.5625 | 0 | 1 | 0 | 20 | 531.25 | 5 | 106.25 | | | 26.5625 | 1 | 0 | 0 | 24 | 637.5 | 3 | 212.5 | | | 26.5625 | 1 | 0 | 1 | 24 | 637.5 | 4 | 159.375 | | | 26.5625 | 1 | 1 | 0 | 24 | 637.5 | 6 | 106.25 | | | 26.5625 | 1 | 1 | 1 | 24 | 637.5 | 12 | 53.125 | | | 30 | 0 | 0 | 0 | 20 | 600 | 2 | 300 | | | 30 | 0 | 0 | 1 | 20 | 600 | 4 | 150 | | | 30 | 0 | 1 | 0 | 20 | 600 | 5 | 120 | | | 30 | 0 | 1 | 1 | 20 | 600 | 8 | 75 | | | 31.25 | 0 | 0 | 0 | 20 | 625 | 2 | 312.5 | | | 31.25 | 0 | 0 | 1 | 20 | 625 | 4 | 156.25 | | | 31.25 | 0 | 1 | 0 | 20 | 625 | 5 | 125 | | | 31.25 | 0 | 1 | 1 | 20 | 625 | 8 | 78.125 | | | 33.3333 | 0 | 0 | 0 | 20 | 666.6667 | 2 | 333.3333 | | | 33.3333 | 0 | 0 | 1 | 20 | 666.6667 | 4 | 166.6667 | | | 33.3333 | 0 | 1 | 0 | 20 | 666.6667 | 5 | 133.3333 | | | 33.3333 | 0 | 1 | 1 | 20 | 666.6667 | 8 | 83.3333 | | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, $V_{CC}$ 4.6V Inputs, $V_1$ -0.5V to $V_{cc}$ + 0.5V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 37°C/W (0 mps) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | V <sub>cc</sub> - 0.10 | 3.3 | V <sub>cc</sub> | V | | V <sub>cco</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 180 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | | 10 | mA | Table 4B. Power Supply DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $V_{CCO} = 2.5V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | V <sub>cc</sub> - 0.10 | 3.3 | V <sub>cc</sub> | ٧ | | V <sub>cco</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | ٧ | | I <sub>EE</sub> | Power Supply Current | | | | 180 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | | 10 | mA | Table 4C. LVCMOS / LVTTL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $V_{CCO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to $85^{\circ}$ C to $85^{\circ}$ C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|-------------------------------|------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | | | FB_SEL | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IH</sub> | Input High Current | PLL_BYPASS,<br>N_SEL0, N_SEL1 | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | | FB_SEL | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I | Input Low Current | PLL_BYPASS,<br>N_SEL0, N_SEL1 | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | Table 4D. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $V_{CCO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | · | 1.0 | V | NOTE 1: Outputs terminated with 50 $\!\Omega$ to $\rm V_{cco}$ - 2V. TABLE 5. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 25 | | 33.333 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | NOTE: Characterized using an 18pF parallel resonant crystal. Table 6A. AC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $TA = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------|--------------------------------------------------|---------|---------|---------|-------| | F <sub>out</sub> | Output Frequency | | 40.833 | | 340 | MHz | | | | 125MHz, Integration Range:<br>1.875MHz - 20MHz | | 0.41 | | ps | | <i>t</i> jit(∅) | RMS Phase Jitter (Random) | 312.5MHz, Integration Range:<br>1.875MHz - 20MHz | | 0.47 | | ps | | tsk(o) | Output Skew; NOTE 1, 2 | | | | 40 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 200 | | 700 | ps | | odc | Output Duty Cycle | | 45 | | 55 | % | See Parameter Measurement Information section. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential crossing points. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. Table 6B. AC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $V_{CCO} = 2.5V \pm 5\%$ , $V_{EE} = 0V$ , $TA = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------|--------------------------------------------------|---------|---------|---------|-------| | F <sub>out</sub> | Output Frequency | | 40.833 | | 340 | MHz | | | | 125MHz, Integration Range:<br>1.875MHz - 20MHz | | 0.44 | | ps | | tjit(∅) | RMS Phase Jitter (Random) | 312.5MHz, Integration Range:<br>1.875MHz - 20MHz | | 0.46 | | ps | | tsk(o) | Output Skew; NOTE 1, 2 | | | | 40 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 200 | | 700 | ps | | odc | Output Duty Cycle | | 45 | | 55 | % | See Parameter Measurement Information section. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential crossing points. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. #### PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### **OUTPUT SKEW** #### RMS PHASE JITTER #### **OUTPUT RISE/FALL TIME** #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### APPLICATION INFORMATION #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843246l provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\text{CC}},\,V_{\text{CCA}}$ and $V_{\text{CCO}}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu\text{F}$ and a $.01\mu\text{F}$ bypass capacitor should be connected to each $V_{\text{CCA}}$ pin. FIGURE 1. POWER SUPPLY FILTERING #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### LVCMOS CONTROL PINS All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **OUTPUTS:** #### LVPECL OUTPUTS All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. #### **CRYSTAL INPUT INTERFACE** The ICS843246I has been characterized with 18pF parallel resonant crystals. The capacitor values shown in Figure 2 below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. FIGURE 2. CRYSTAL INPUT INTERFACE #### LVCMOS TO XTAL INTERFACE The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure X*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and making R2 $50\Omega$ . FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT #### **TERMINATION FOR 3.3V LVPECL OUTPUT** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3A. LVPECL OUTPUT TERMINATION FIGURE 3B. LVPECL OUTPUT TERMINATION #### **TERMINATION FOR 2.5V LVPECL OUTPUT** Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{cc}$ - 2V. For $V_{cc}$ = 2.5V, the $V_{cc}$ - 2V is very FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4C. 2.5V LVPECL DRIVER TERMINATION EXAMPLE close to ground level. The R3 in Figure 4B can be eliminated and the termination is shown in *Figure 4C.* FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE #### LAYOUT GUIDELINE Figure 5 shows an example of ICS843246I application schematic. In this example, the device is operated at $V_{\rm CC}=3.3V$ . The 18pF parallel resonant 25MHz crystal is used. The C1 = 22pF and C2 = 22pF are recommended for frequency accuracy. For different board layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. Two examples of LVPECL termination are shown in this schematic. Additional termination approaches are shown in the LVPECL Termination Application Note. FIGURE 5. SCHEMATIC OF RECOMMENDED LAYOUT #### THERMAL RELEASE PATH The expose metal pad provides heat transfer from the device to the P.C. board. The expose metal pad is ground pad connected to ground plane through thermal via. The exposed pad on the device to the exposed metal pad on the PCB is contacted through solder as shown in *Figure 4*. For further information, please refer to the Application Note on Surface Mount Assembly of Amkor's Thermally /Electrically Enhance Leadframe Base Package, Amkor Technology. FIGURE 6. P.C. BOARD FOR EXPOSED PAD THERMAL RELEASE PATH EXAMPLE #### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS843246I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS843246I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC.MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 180mA = **623.7mW** - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 6\* 30mW = 180mW Total Power (3.465V, with all outputs switching) = 623.7mW + 180mW = 803.7mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{La}$ \* Pd\_total + T<sub>a</sub> Tj = Junction Temperature $\theta_{\text{\tiny IA}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{\tiny JA}}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.804\text{W} * 37^{\circ}\text{C/W} = 114.7^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{_{JA}}$ for 24-Pin TSSOP, E-Pad Forced Convection # θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 37°C/W 31°C/W 30°C/W #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 7. FIGURE 7. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{cco}$ – 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{\text{OH\_MAX}} - (V_{\text{CCO\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{\text{ol_MAX}} - (V_{\text{cco_MAX}} - 2V))/R_{\text{l}}] * (V_{\text{cco_MAX}} - V_{\text{ol_MAX}}) = [(2V - (V_{\text{cco_MAX}} - V_{\text{ol_MAX}}))/R_{\text{l}}] * (V_{\text{cco_MAX}} - V_{\text{ol_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP, E-PAD EXPOSED PAD VIEW TABLE 9. PACKAGE DIMENSIONS FOR 24 LEAD TSSOP, E-PAD | SYMBOL | | Millimeters | | | |----------|---------|-------------|---------|--| | STINIBUL | Minimum | Nominal | Maximum | | | N | | 24 | | | | А | | | 1.10 | | | A1 | 0.05 | | 0.15 | | | A2 | 0.85 | 0.90 | 0.95 | | | b | 0.19 | | 0.30 | | | b1 | 0.19 | 0.22 | 0.25 | | | С | 0.09 | | 0.20 | | | c1 | 0.09 | 0.127 | 0.16 | | | D | 7.70 | 7.80 | 7.90 | | | E | | 6.40 BASIC | | | | E1 | 4.30 | 4.40 | 4.50 | | | е | | 0.65 BASIC | | | | L | 0.50 | 0.60 | 0.70 | | | Р | 5.0 | | 5.5 | | | P1 | 3.0 | | 3.2 | | | α | 0° | | 8° | | | aaa | 0.076 | | | | | bbb | | 0.10 | | | Reference Document: JEDEC Publication 95, MO-153 SECTION "B-B" SCALE: 120/1 (SEE NOTE 10) SEE AT SIDE VIEW END VIEW WITH PLATING BASE METAL #### RELIABILITY INFORMATION Table 8. $\theta_{_{JA}} vs.$ Air Flow Table for 24 Lead TSSOP, E-Pad $\boldsymbol{\theta}_{_{JA}}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 37°C/W 31°C/W 30°C/W #### **TRANSISTOR COUNT** The transistor count for ICS843246I is: 3863 TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------------|----------------------------------|--------------------|---------------| | ICS843246BGI | ICS843246BGI | 24 Lead TSSOP, E-Pad | tube | -40°C to 85°C | | ICS843246BGIT | ICS843246BGI | 24 Lead TSSOP, E-Pad | 2500 tape & reel | -40°C to 85°C | | ICS843246BGILF | ICS843246BGIL | 24 Lead "Lead-Free" TSSOP, E-Pad | tube | -40°C to 85°C | | ICS843246BGILFT | ICS843246BGIL | 24 Lead "Lead-Free" TSSOP, E-Pad | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. #### Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 #### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851