## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL CLOCK GENERATOR #### GENERAL DESCRIPTION The ICS843071I is a Serial ATA (SATA)/Serial Attached SCSI (SAS) Clock Generator and a member of the HiPerClocks<sup>™</sup> family of high performance devices from ICS. The ICS843071I uses an 18pF parallel resonant crystal over the range of 20.833MHz - 28.3MHz. For SATA/SAS applications, a 25MHz crystal is used and either 75MHz or 150MHz may be selected with the FREQ\_SEL pin. For 10Gb Fibre Channel applications, a 26.5625MHz crystal is used for 159.375MHz output. The ICS843071I has excellent <1ps phase jitter performance, over the 12kHz - 20MHz integration range. The ICS843071I is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space. #### **F**EATURES - · One Differential LVPECL output - Crystal oscillator interface, 18pF parallel resonant crystal (20.833MHz - 28.3MHz) - Output frequency range: 62.5MHz 170MHz - VCO range: 500MHz 680MHz - RMS phase jitter @ 150MHz, using a 25MHz crystal (12kHz - 20MHz): 0.64ps (typical) @ 3.3V output - RMS phase jitter @ 159.375MHz, using a 26.5625MHz crystal (1.875MHz - 20MHz): 0.40ps (typical) @ 3.3V output - 3.3V or 2.5V operating supply - -40°C to 85°C ambient operating temperature - Available in both standard and lead-free RoHS compliant packages #### COMMON CONFIGURATION TABLE - SERIAL ATA/SERIAL ATTACHED SCSI | | Inputs | | | | | | | | |-------------------------|----------|----|---|-----------------------------|---------------------------|--|--|--| | Crystal Frequency (MHz) | FREQ_SEL | М | N | Multiplication<br>Value M/N | Output Frequency<br>(MHz) | | | | | 25 | 0 | 24 | 4 | 6 | 150 | | | | | 25 | 1 | 24 | 8 | 3 | 75 | | | | | 26.5625 | 0 | 24 | 4 | 6 | 159.375 | | | | #### **BLOCK DIAGRAM** #### PIN ASSIGNMENT #### ICS843071I 8-Lead TSSOP 4.40mm x 3.0mm x 0.925mm package body G Package Top View # ICS843071I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL **CLOCK GENERATOR** TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | | Description | |--------|----------------------|--------|--------|-----------------------------------------------------------------------------| | 1 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 2, 3 | XTAL_OUT,<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. | | 4 | $V_{\rm EE}$ | Power | | Negative supply pin. | | 5 | FREQ_SEL | Input | Pullup | Frequency select pin. LVCMOS/LVTTL interface levels. | | 6, 7 | nQ, Q | Output | | Differential clock outputs. LVPECL interface levels. | | 8 | V <sub>cc</sub> | Power | | Core supply pin. | NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. #### TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|-----------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | рF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | ## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL CLOCK GENERATOR #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{I}$ -0.5V to $V_{CC}$ + 0.5 V Outputs, I<sub>O</sub> (LVDS) Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, $\theta_{IA}$ 101.7°C/W (0 mps) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 10\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Positive Supply Voltage | | 3.0 | 3.3 | 3.63 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.0 | 3.3 | 3.63 | V | | I <sub>cc</sub> | Power Supply Current | | | | 96 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | | 12 | mA | | I <sub>EE</sub> | Power Supply Current | | | | 72 | mA | Table 3B. Power Supply DC Characteristics, $V_{\rm CC} = V_{\rm CCA} = 2.5 V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Positive Supply Voltage | | 2.25 | 2.5 | 2.75 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 2.25 | 2.5 | 2.75 | V | | I <sub>cc</sub> | Power Supply Current | | | | 72 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | | 12 | mA | | I <sub>EE</sub> | Power Supply Current | | | | 72 | mA | $\textbf{TABLE 3C. LVCMOS/LVTTL DC CHARACTERISTICS, V}_{CC} = V_{CCA} = 3.3V \pm 10\% \text{ or } 2.5V \pm 10\%, TA = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | Symbol | Parameter Test Conditions | | Minimum | Typical | Maximum | Units | |-----------------|---------------------------|---------------------------------------------|---------|---------|-----------------------|-------| | | Input High Voltage | 3.3V | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IH</sub> | | 2.5V | 1.7 | | V <sub>cc</sub> + 0.3 | V | | V | land I am Valta a | 3.3V | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Input Low Voltage | 2.5V | -0.3 | | 0.7 | V | | I <sub>IH</sub> | Input High Current | $V_{CC} = V_{IN} = 3.63V \text{ or } 2.75V$ | | | 5 | μA | | I <sub>IL</sub> | Input Low Current | $V_{CC} = 3.63V$ or 2.75V, $V_{IN} = 0V$ | -150 | | | μΑ | # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL CLOCK GENERATOR $\textbf{TABLE 3D. LVPECL DC Characteristics, V}_{\text{CC}} = V_{\text{CCA}} = 3.3V \pm 10\% \text{ or } 2.5V \pm 10\%, TA = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to V<sub>CC</sub> - 2V. #### TABLE 4. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|---------|------------|---------|-------| | Mode of Oscillation | | F | undamental | | | | Frequency | | 20.833 | | 28.3 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 1 | mW | Table 5A. AC Characteristics, $V_{\text{CC}} = V_{\text{CCA}} = 3.3 V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------------------|-----------------------------------------------------|---------|---------|---------|-------| | f <sub>out</sub> | Output Frequency | | 62.5 | | 170 | MHz | | | | 150MHz @ Integration Range:<br>12kHz - 20MHz | | 0.64 | | ps | | <i>t</i> jit(Ø) | RMS Phase Jitter ( Random);<br>NOTE 1 | 75MHz @ Integration Range:<br>12kHz - 20MHz | | 0.64 | | ps | | | | 159.375MHz @ Integration Range:<br>1.875MHz - 20MHz | | 0.40 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 250 | | 500 | ps | | odc | Output Duty Cycle | | 48 | | 52 | % | NOTE 1: Please refer to the Phase Noise Plots following this section. Table 5B. AC Characteristics, $V_{CC} = V_{CCA} = 2.5V \pm 10\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------|-----------------------------------------------------|---------|---------|---------|-------| | f <sub>out</sub> | Output Frequency | | 62.5 | | 170 | MHz | | - 00. | | 150MHz @ Integration Range:<br>12kHz - 20MHz | | 0.94 | | ps | | <i>t</i> jit(Ø) | RMS Phase Jitter ( Random) | 75MHz @ Integration Range:<br>12kHz - 20MHz | | 0.80 | | ps | | | | 159.375MHz @ Integration Range:<br>1.875MHz - 20MHz | | 0.42 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 250 | | 500 | ps | | odc | Output Duty Cycle | | 48 | | 52 | % | Typical Phase Noise at 150MHz @ 3.3V #### Typical Phase Noise at 159.375MHz @ 3.3V # ICS843071I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL **CLOCK GENERATOR** ### PARAMETER MEASUREMENT INFORMATION #### LVPECL 3.3V OUTPUT LOAD AC TEST CIRCUIT LVPECL 2.5V OUTPUT LOAD AC TEST CIRCUIT #### **OUTPUT RISE/FALL TIME** #### **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD** #### RMS PHASE JITTER # ICS843071I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL # **CLOCK GENERATOR** #### **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8430711 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{CC}$ and $V_{CCA}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a 10 $\Omega$ resistor along with a 10 $\mu F$ and a .01 $\mu F$ bypass capacitor should be connected to each $V_{CCA}$ pin. FIGURE 1. POWER SUPPLY FILTERING #### CRYSTAL INPUT INTERFACE The ICS843071I has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in Figure 2 below were determined using an 18pF parallel reso- nant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL CLOCK GENERATOR #### TERMINATION FOR 3.3V LVPECL OUTPUT The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3A. LVPECL OUTPUT TERMINATION FIGURE 3B. LVPECL OUTPUT TERMINATION # ICS843071I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL **CLOCK GENERATOR** #### TERMINATION FOR 2.5V LVPECL OUTPUT Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$ to V $_{\rm CC}$ - 2V. For V $_{\rm CC}$ = 2.5V, the V $_{\rm CC}$ - 2V is very close to ground level. The R3 in Figure 4B can be eliminated and the termination is shown in Figure 4C. FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4C. 2.5V LVPECL TERMINATION EXAMPLE # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL CLOCK GENERATOR #### Power Considerations This section provides information on power dissipation and junction temperature for the ICS843071I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS843071I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{cc} = 3.3V + 10\% = 3.63V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE TYP</sub> = 3.63V \* 96mA = 348.5mW - Power (outputs)<sub>MAY</sub> = 30mW/Loaded Output pair Total Power MAX (3.63V, with all outputs switching) = 348.5mW + 30mW = 378.5mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_{A}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\rm JA}$ must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 90.5°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.379\text{W} * 90.5^{\circ}\text{C/W} = 119.3^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). #### Table 6. Thermal Resistance $\theta_{\text{JA}}$ for 8-pin TSSOP, Forced Convection #### $\theta_{JA}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 5. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.9V$$ $$(V_{CCO\ MAX} - V_{OH\ MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # ICS843071I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL CLOCK GENERATOR # **RELIABILITY INFORMATION** Table 7. $\theta_{\text{JA}} \text{vs. Air Flow Table for 8 Lead TSSOP}$ $\theta_{JA}$ by Velocity (Linear Feet per Minute) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W TRANSISTOR COUNT The transistor count for ICS843071I is: 1732 #### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STWIBOL | Minimum | Maximum | | N | 8 | 3 | | А | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 2.90 | 3.10 | | Е | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- LVPECL CLOCK GENERATOR #### Table 9. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------|--------------------------|--------------------|---------------| | ICS843071AGI | 3071A | 8 Lead TSSOP | tube | -40°C to 85°C | | ICS843071AGIT | 3071A | 8 Lead TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS843071AGILF | TBD | 8 Lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS843071AGILFT | TBD | 8 Lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademarks, HiPerClockS and FemtoClocks are trademarks of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.