SDLS161 - OCTOBER 1976 - REVISED MARCH 1988 - 3-State Outputs Drive Bus Lines Directly - Encodes 8 Data Lines to 3-Line Binary (Octal) - Applications Include: N-Bit Encoding Code Converters and Generators - Typical Data Delay . . . 15 ns - Typical Power Dissipation . . . 60 mW ### description These TTL encoders feature priority decoding of the inputs to ensure that only the highest-order data line is encoded. The 'LS348 circuits encode eight data lines to three-line (4-2-1) binary (octal). Cascading circuitry (enable input E1 and enable output E0) has been provided to allow octal expansion. Outputs A0, A1, and A2 are implemented in three-state logic for easy expansion up to 64 lines without the need for external circuitry. See Typical Application Data. #### **FUNCTION TABLE** | | INPUTS | | | | | | | | OUTPUTS | | | | | |----|--------|---|---|---|---|---|---|---|---------|----|----|----|----| | EI | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | A2 | A1 | A0 | GS | EO | | Н | Х | Х | Χ | Х | Χ | X | X | Х | Z | Z | Z | Н | Н | | L | Н | Н | Н | Н | Н | Н | Н | Н | z | Z | Z | н | L | | L | Х | Χ | Х | Х | Х | Χ | Х | L | L | L | L | L | н | | L | Х | Х | Χ | Х | Х | Х | L | Н | L | L | Н | L | н | | L | Х | Х | Χ | Χ | Х | L | Н | Н | L | Н | L | L | н | | L | Х | Х | Χ | Х | L | Н | Н | Н | L | Н | Н | L | н | | L | Ý | Х | Х | L | Н | Н | Н | Н | н | L | L | L | н | | L | Х | Х | L | Н | Н | Н | Н | Н | н | L | Н | L | н | | L | X | L | Н | H | Н | Н | Н | Н | н | Н | L | L | н | | L | L | Н | Н | Н | H | Н | Н | Н | Н | Н | Н | L | н | H = high logic level, L = low logic level, X = irrelevant SN54LS348 . . . J OR W PACKAGE SN74LS348 . . . D OR N PACKAGE (TOP VIEW) | 4 🛮 1 | U <sub>16</sub> | Vcc | |--------|-----------------|------| | 5 🛮 2 | 15 | ] EO | | 6 □3 | 14 | GS | | 7 🛮 4 | 13 | ]3 | | E1 ∏5 | 12 | ] 2 | | A2 🗍 6 | 11 | ] 1 | | A1 □7 | 10 | ] 0 | | GND [8 | 9 | OA [ | # SN54LS348 . . . FK PACKAGE (TOP VIEW) NC - No internal connection ## logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages. Z = high-impedance state ### logic diagram (positive logic) Pin numbers shown are for D, J, N, and W packages. ### schematic of inputs and outputs SDLS161 - OCTOBER 1976 - REVISED MARCH 1988 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | ٧ | |---------------------------------------|-----------|----| | Input voltage | | ٧ | | Operating free-air temperature range: | SN54LS348 | °C | | | N74LS348 | °C | | Storage temperature range | | °C | NOTE 1: Voltage values are with respect to network ground terminal. ### recommended operating conditions | | · | SN54LS348 | | | SN74LS348 | | | | |------------------------------------|------------|-----------|-----|------|-----------|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5,25 | V | | High-level output current, IOH | A0, A1, A2 | | | -1 | | | -2.6 | mA | | migriever output current, 10H | EO, GS | | | -400 | | | -400 | μА | | Low-level output current, IOI | A0, A1, A2 | | | 12 | | | 24 | mA | | - Converse of the Content to C | EO, GS | | | 4 | | | 8 | mA | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °C | ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONST | | | 154LS3 | 48 | SN74LS348 | | | | |---------------------------------|--------------------------------|--------------------|---------------------------------------------|---------------------------|------|--------|------|-----------|--------|------|----------| | | | | TEST COI | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | | VIH | High-level input voltage | | | 2 | | | 2 | | | V | | | VIL | Low-level input voltage | | | | | ** | 0.7 | | | 0.8 | V | | ViK | Input clamp voltage | | V <sub>CC</sub> = MIN, | I <sub>1</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | | High-level | A0, A1, A2 | V <sub>CC</sub> = MIN, | I <sub>OH</sub> = -1 mA | 2.4 | 3.1 | | | | | | | $v_{OH}$ | output voltage | A0, A1, A2 | V <sub>!H</sub> = 2 V, | I <sub>OH</sub> = -2.6 mA | | | | 2.4 | 3,1 | | V | | | | EO, GS | VIL = VILmax | $I_{OH} = -400 \mu A$ | 2.5 | 3.4 | | 2.7 | 3.4 | | 1 | | | | A0, A1, A2 | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | -ow-level | A0, A1, A2 | V <sub>IH</sub> = 2 V, | OL = 24 mA | | | | | 0,35 | 0.5 | | | *OL | Output voltage | EO, GS | 1 | <sup>1</sup> OL = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | | | | | | VIL = VILmax | I <sub>OL</sub> = 8 mA | | | | | 0.35 | 0.5 | | | loz | Off-State (high-impedance | A0, A1, A2 | V <sub>CC</sub> = MAX, | V <sub>O</sub> = 2.7 V | | | 20 | | ****** | 20 | | | .02 | state) output current | A0, A1, A2 | V <sub>IH</sub> = 2 V | V <sub>O</sub> = 0.4 V | | | -20 | | | -20 | μΑ | | l <sub>1</sub> | Input current at maximum | Inputs 1 thru 7 | V <sub>CC</sub> = MAX, V <sub>I</sub> = 7 V | | | | 0.2 | | | 0,2 | | | '1 | input voltage | All other inputs | VCC = MAX, | V = / V | | | 0.1 | | | 0.1 | mA | | Ιн | High-level input current | Inputs 1 thru 7 | V MAAY | V - 22V | | | 40 | | | 40 | | | '1H | riigitiever input current | All other inputs | V <sub>CC</sub> = MAX, | V = 2.7 V | | | 20 | | | 20 | μΑ | | HL | Low-level input current | Inputs 1 thru 7 | V 144.V | | | | -0.8 | | | -0.8 | | | '1L | Low-level hiput current | All other inputs | V <sub>CC</sub> = MAX, | V = 0.4 V | | | -0.4 | | | -0.4 | mA | | 1 66 | Short-circuit output current § | Outputs A0, A1, A2 | ., | | -30 | | -130 | -30 | | -130 | <u> </u> | | IOS Short-circuit output currer | | Outputs EO, GS | V <sub>CC</sub> = MAX | | -20 | | -100 | -20 | | -100 | mA | | lcc | Supply current | | V <sub>CC</sub> = MAX, | Condition 1 | | 13 | 25 | | 13 | 25 | | | .00 | ouppry current | | See Note 2 | Condition 2 | | 12 | 23 | | 12 | 23 | mA | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 2: ICC (condition 1) is measured with inputs 7 and EI grounded, other inputs and outputs open. ICC (condition 2) is measured with all inputs and outputs open. <sup>\$</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ} \text{ C}$ . <sup>§</sup> Not more than one output should be shorted at a time. SDLS161 - OCTOBER 1976 - REVISED MARCH 1988 ## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ} \text{ C}$ | PARAMETER <sup>†</sup> | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------------|-----------------|----------------------------|--------------|---------------------------|-----|-----|--------|-------------|--| | ФLН | 1 thru 7 | A0, A1, or A2 | In-phase | | 111 | 11 | 17 | ns | | | tPHL. | 1 11114 / | A0, A1, 01 A2 | output | C. = 45 = 5 | | 20 | 30 | 113 | | | ФLН | 1 thru 7 | A0, A1, or A2 | Out-of-phase | CL = 45 pF, | | 23 | 35 | ns | | | <b>tPHL</b> | i thru / | AU, A1, 01 A2 | output | RL = 667 Ω,<br>See Note 3 | | 23 | 35 | | | | <b>tPZH</b> | EI | A0, A1, or A2 | | See Note 3 | | 25 | 39 | | | | ΨZL | ] ' | 70, 71, 01 72 | | | | 24 | 41 | | | | <b>tPLH</b> | 0 thru 7 | EO | Out-of-phase | | | 11 | 18 | 18 ns 40 ns | | | <b>tPHL</b> | O and / | 20 | output | | | 26 | 40 | | | | <b>tPLH</b> | 0 thru 7 | GS | In-phase | C. = 15 pF | | 38 | 55 | | | | tPHL | O and / | output $R_L = 2 k\Omega$ , | | | 9 | 21 | ] "" ] | | | | <b>tPLH</b> | EI | | | See Note 3 | | 11 | 17 | | | | <b>tPHL</b> | 1 | 43 | output | See Note S | | 14 | 36 | ns | | | ФLН | EI | EO | In-phase | | | 17 | 26 | | | | tPHL | 1 " | | output | : | | 25 | 40 | ns | | | tPHZ | EI | A0, A1, or A2 | | CL = 5 pF | | 18 | 27 | | | | ヤLZ | AU, A1, 6F A | | | R <sub>L</sub> = 667 Ω | | 23 | 35 | ns | | <sup>†</sup> tpLH = propagation delay time, low-to-high-level output tpzH = output enable time to high level tpzL = output enable time to low level tpHZ = output disable time from high level tpLZ = output disable time from low level NOTE 3: Load circuits and voltage waveforms are shown in Section 1. ## TYPICAL APPLICATION DATA FIGURE 1-PRIORITY ENCODER WITH UP TO 64 INPUTS. tpHL = propagation delay time, high-to-low-level output ### PACKAGE OPTION ADDENDUM i.com 6-Dec-2006 ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------| | JM38510/36002B2A | OBSOLETE | LCCC | FK | 20 | | TBD | Call TI | Call TI | | JM38510/36002BEA | OBSOLETE | CDIP | J | 16 | | TBD | Call TI | Call TI | | SN54LS348J | OBSOLETE | CDIP | J | 16 | | TBD | Call TI | Call TI | | SN74LS348D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LS348DE4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LS348DR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LS348DRE4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LS348N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74LS348N3 | OBSOLETE | PDIP | N | 16 | | TBD | Call TI | Call TI | | SN74LS348NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74LS348NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LS348NSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SNJ54LS348FK | OBSOLETE | LCCC | FK | 20 | | TBD | Call TI | Call TI | | SNJ54LS348J | OBSOLETE | CDIP | J | 16 | • | TBD | Call TI | Call TI | | SNJ54LS348W | OBSOLETE | CFP | W | 20 | | TBD | Call TI | Call TI | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 6-Dec-2006 | In no event shall TI's liabil | lity arising out of such inform | ation exceed the total nu | urchase price of the TI pa | art(e) at issue in this do | oument sold by T | |-------------------------------|---------------------------------------------|---------------------------|----------------------------|----------------------------|------------------| | to Customer on an annual | lity arising out of such inform<br>I basis. | allon exceed the total po | inchase price of the 11 pa | int(s) at issue in this uc | cument sold by T | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # W (R-GDFP-F20) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within Mil-Std 1835 GDFP2-F20 ### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** ### **LEADLESS CERAMIC CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDSO-G16) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AC. ## **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | | Applications | | |------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | amplifier.ti.com | Audio | www.ti.com/audio | | dataconverter.ti.com | Automotive | www.ti.com/automotive | | dsp.ti.com | Broadband | www.ti.com/broadband | | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | logic.ti.com | Military | www.ti.com/military | | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | microcontroller.ti.com | Security | www.ti.com/security | | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | Video & Imaging | www.ti.com/video | | | Wireless | www.ti.com/wireless | | | dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com | amplifier.ti.com dataconverter.ti.com dsp.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti.com/lpw Audio Automotive Broadband Digital Control Military Optical Networking Security Telephony Video & Imaging | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated