SLLS523D - FEBRUARY 2002 - REVISED FEBRUATY 2003 ## QUAD HIGH-SPEED DIFFERENTIAL RECEIVERS #### **FEATURES** - Meets or Exceeds the Requirements of ANSI TIA/EIA-644A Standard - Single-Channel Signaling Rates<sup>1</sup> up to 560 Mbps - –4 V to 5 V Common-Mode Input Voltage Range - Flow-Through Architecture - Active Failsafe Assures a High-level Output When an Input Signal Is not Present - SN65LVDS348 Provides a Wide Common-Mode Range Replacement for the SN65LVDS048A or the DS90LV048A # DATA TRANSFER RATE vs FREE-AIR TEMPERATURE #### **APPLICATIONS** - Logic Level Translator - Point-to-Point Baseband Data Transmission Over 100-Ω Media - ECL/PECL-to-LVTTL Conversion - Wireless Base Stations - Central Office or PABX Switches #### DESCRIPTION The SN65LVDS348, SN65LVDT348, SN65LVDS352, and SN65LVDT352 are high-speed, quadruple differential receivers with a wide common-mode input voltage range. This allows receipt of TIA/EIA-644 signals with up to 3-V of ground noise or a variety of differential and single-ended logic levels. The '348 is in a 16-pin package to match the industry-standard footprint of the DS90LV048. The '352 adds two additional $V_{CC}$ and GND pins in a 24-pin package to provide higher data transfer rates with multiple receivers in operation. All offer a flow-through architecture with all inputs on one side and outputs on the other to ease board layout and reduce crosstalk between receivers. LVDT versions of both integrate a 110- $\Omega$ line termination resistor. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. 1 The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second). ## description (continued) These receivers also provide 3x the standard's minimum common-mode noise voltage tolerance. The –4 V to 5 V common-mode range allows usage in harsh operating environments or accepts LVPECL, PECL, LVECL, ECL, CMOS, and LVCMOS levels without level shifting circuitry. See the Application Information Section for more details on the ECL/PECL to LVDS interface. Precise control of the differential input voltage thresholds allows for inclusion of 50 mV of input-voltage hysteresis to improve noise rejection. The differential input thresholds are still no more than $\pm 50$ mV over the full input common-mode voltage range. The receiver inputs can withstand $\pm 15$ kV human-body model (HBM), with respect to ground, without damage. This provides reliability in cabled and other connections where potentially damaging noise is always a threat. The receivers also include a (patent-pending) failsafe circuit that provides a high-level output approximately 600 ns after loss of the input signal. The most common causes of signal loss are disconnected cables, shorted lines, or powered-down transmitters. This prevents noise from being received as valid data under these fault conditions. This feature may also be used for Wired-Or bus signaling. The SN65LVDT348 and SN65LVDT352 include an integrated termination resistor. This reduces board space requirements and parts count by eliminating the need for a separate termination resistor. This can also improve signal integrity at the receiver by reducing the stub length from the line termination to the receiver. The intended application of these devices and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100 $\Omega$ . The transmission media may be printed-circuit board traces, backplanes, or cables. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment. The SN65LVDS348, SN65LVDT348, SN65LVDS352 and SN65LVDT352 are characterized for operation from –40°C to 85°C. #### SN65LVDS348, SN65LVDT348 D or PW PACKAGE (TOP VIEW) #### SN65LVDS352, SN65LVDT352 PW PACKAGE (TOP VIEW) NC - No internal connection # functional block diagrams (one of four receivers shown) #### **AVAILABLE OPTIONS** | PART NUMBER† | INTEGRATED TERMINATION | PACKAGE<br>TYPE | PACKAGE<br>MARKING | |---------------|------------------------|-----------------|--------------------| | SN65LVDS348D | | SOIC | LVDS348 | | SN65LVDT348D | ~ | SOIC | LVDT348 | | SN65LVDS348PW | | TSSOP | DL348 | | SN65LVDT348PW | ~ | TSSOP | DE348 | | SN65LVDS352PW | | TSSOP | DL352 | | SN65LVDT352PW | <i>\</i> | TSSOP | DE352 | <sup>†</sup> Add the R suffix to the device type (e.g., SN65LVDS348DR) for taped and reeled carrier. # **Function Tables** 348 DEVICES | INP | OUTPUTS | | | |------------------------------------|-----------|-----------|------| | $V_{ID} = V_{RIN+} - V_{RIN-}$ | EN | EN | ROUT | | $V_{ID} \ge -32 \text{ mV}$ | Н | L or OPEN | Н | | −100 mV < V <sub>ID</sub> < −32 mV | Н | L or OPEN | ? | | $V_{ID} \le -100 \text{ mV}$ | Н | L or OPEN | L | | Open | Н | L or OPEN | Н | | V | L or OPEN | Х | Z | | * | Х | Н | Z | ## **352 DEVICES** | INPUTS | OUTPUTS | | |----------------------------------------------------|-----------|---| | $V_{ID} = V_{IA} - V_{IB}$ | EN | Υ | | $V_{ID} \ge -32 \text{ mV}$ | Н | Н | | $-100 \text{ mV} < V_{\text{ID}} < -32 \text{ mV}$ | Н | ? | | $V_{ID} \le -100 \text{ mV}$ | Н | L | | X | L or OPEN | Z | | Open | Н | Н | H = high level, L = low level, X = irrelevant, Z = high impedance (off), ? = indeterminate # equivalent input and output schematic diagrams # absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage range (see Note 1), V <sub>CC</sub> , V <sub>CCA</sub> , V <sub>CCD1</sub> , ar | <sub>od</sub> V <sub>CCD2</sub> · · · · · · · · -0.5 V to 4 V | |------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | Voltage range: Enables, ROUT, or Y | | | Differential input magnitude V <sub>ID</sub> (LVDT o | only) | | R <sub>IN+</sub> , R <sub>IN-</sub> , A or B | | | Electrostatic discharge: Human body model (see Note 2): | A, B, R <sub>IN+</sub> , R <sub>IN</sub> and GND ±15 kV | | | All pins | | Charged-device model (see Note | 3): All pins ±500 V | | Continuous power dissipation | See Dissipation Rating Table | | Storage temperature range | _65°C to 150°C | NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal (GND, AGND). - 2. Tested in accordance with JEDEC Standard 22, Test Method A114-A. - 3. Tested in accordance with JEDEC Standard 22, Test Method C101. #### **DISSIPATION RATING TABLE** | PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | OPERATING FACTOR <sup>‡</sup> ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|---------------------------------------|-----------------------------------------------------------|---------------------------------------| | D16 | 950 mW | 7.6 mW/°C | 494 mW | | PW16 | 774 mW | 6.2 mW/°C | 402 mW | | PW24 | 1087 mW | 8.7 mW/°C | 565 mW | <sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow. # recommended operating conditions | | | MII | NOM I | MAX | UNIT | |----------------------------------------------------------------------------|---------------------------------|-----|-------|-----|------| | Supply voltage, V <sub>CC</sub> , V <sub>CCA</sub> , V <sub>CCD1,</sub> at | nd V <sub>CCD2</sub> | ; | 3.3 | 3.6 | V | | High-level input voltage, VIH | Enables | | 2 | 5 | V | | Low-level input voltage, V <sub>IL</sub> | Enables | | ) | 8.0 | V | | Manager and different all lands and and | V <sub>ID</sub> (LVDT348, 352) | 0. | 1 | 8.0 | | | Magnitude of differential input voltage | V <sub>ID</sub> I(LVDS348, 352) | 0. | 1 | 3 | V | | Input voltage (any combination of comm | on mode or input signals) | _ | 4 | 5 | V | | Operating free-air temperature, TA | | -4 | ) | 85 | °C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # electrical characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | | |----------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------|-----------------------------------|------------------|-----|------|----| | VITH1 | Positive-going differential input v threshold | oltage | | | | | 50 | | | V <sub>ITH2</sub> | Negative-going differential input threshold | voltage | See Figure 1 and Figu | See Figure 1 and Figure 2 | | | | mV | | VITH3 | Differential input failsafe voltage | threshold | See Figure 1 and Tabl | e 1 | -32 | | -100 | mV | | V <sub>ID(HYS)</sub> | Differential input voltage hysteres | sis, | | | | 50 | | mV | | Vон | High-level output voltage | | I <sub>OH</sub> = -4 mA | | 2.4 | | | V | | VOL | Low-level output voltage | | I <sub>OL</sub> = 4 mA | | | | 0.4 | V | | | | LVDS348, | Enabled, EN at V <sub>CC</sub> , | EN at 0 V, No load | | 16 | 20 | 4 | | ١. | 0 | LVDT348 | Disabled, EN at 0 or E | N at V <sub>CC</sub> | | 1.1 | 4 | mA | | lcc | Supply current | LVDS352, | Enabled, EN at V <sub>CC</sub> , | No load | | 16 | 20 | 4 | | | | LVDT352 | Disabled, EN at 0 | | | 1.1 | 4 | mA | | | | | V <sub>I</sub> = −4 V, | Other input open | -75 | | 0 | | | | | - | $0 \text{ V} \le V_{\parallel} \le 2.4 \text{ V},$ | Other input 1.2 V | -20 | | 0 | μА | | | | LVDSSSZ | V <sub>I</sub> = 5 V, | Other input open | 0 | | 40 | | | 1 | | | V <sub>I</sub> = −4 V, | Other input open | -150 | | 0 | μА | | | | | $0 \text{ V} \le \text{V}_{\text{I}} \le 2.4 \text{ V},$ | Other input open | -40 | | 0 | | | | | | 0 | | 80 | | | | | | | LVDS348, | V <sub>CC</sub> = 1.5 V,<br>Other input open | V <sub>I</sub> = -4 V or 5 V, | -50 | | 50 | | | | Power–off input current (RIN+, | V <sub>CC</sub> = 1.5 V,<br>Other input at 1.2 V | $0 \text{ V} \le V_{\parallel} \le 2.4 \text{ V},$ | -20 | | 20 | μΑ | | | l <sub>I</sub> (OFF) | FF) RIN–, A or B inputs) | LVDT348, | V <sub>CC</sub> = 1.5 V,<br>Other input open | V <sub>I</sub> = -4 V or 5 V, | -100 | | 100 | | | | | LVDT352 | V <sub>CC</sub> = 1.5 V,<br>Other input open | V <sub>I</sub> = 0 V or 2.4 V, | -40 | | 40 | μΑ | | I <sub>ID</sub> | Differential input current (I <sub>RIN+</sub> – I <sub>RIN-</sub> , or I <sub>IA</sub> – I <sub>IB</sub> ) | LVDS348,<br>LVDS352 | V <sub>ID</sub> = 100 mV, | V <sub>IC</sub> = -3.9 V or 4.9 V | -4 | | 4 | μΑ | | R <sub>T</sub> | Differential input resistance | LVDT348,<br>LVDT352 | V <sub>CC</sub> = 0 V,<br>V <sub>I</sub> = 0 V to 2.4 V | V <sub>ID</sub> = 250 mV, | 90 | 111 | 132 | Ω | | lіН | High-level input current | Enables | V <sub>IH</sub> = 2 V | | 0 | | 10 | μΑ | | I <sub>I</sub> L | Low-level input current | Enables | V <sub>IL</sub> = 0.8 V | | 0 | | 10 | μΑ | | loz | High-impedance output current | | VO = 0 V | | -10 | | 10 | μΑ | | C <sub>IN</sub> | Input capacitance, R <sub>IN+</sub> , R <sub>IN-</sub> ir or A or B input to AGND | put to GND | V <sub>I</sub> = 0.4 sin (4E6πft) + | 0.5 V | | 5 | | pF | <sup>†</sup> All typical values are at 25°C and with a 3.3-V supply. # switching characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|-------------------------------------------------------------|-----------------------------------------|-----|------------------|-----|------| | tPLH | Propagation delay time, low-to-high-level output | | 2.5 | 4 | 6 | ns | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | | 2.5 | 4 | 6 | ns | | t <sub>d1</sub> | Delay time, failsafe disable time | | | | 9 | ns | | t <sub>d2</sub> | Delay time, failsafe enable time | | 0.3 | | 1.5 | μs | | t <sub>sk(p)</sub> | Pulse skew ( tpHL1 - tpLH1 ) | C <sub>L</sub> = 10 pF,<br>See Figure 3 | | 200 | | ps | | t <sub>sk(o)</sub> | Output skew <sup>‡</sup> | Occ rigure 3 | | 150 | | ps | | t <sub>sk(pp)</sub> | Part-to-part skew§ | | | | 1 | ns | | t <sub>r</sub> | Output signal rise time | | | 1.2 | | ns | | t <sub>f</sub> | Output signal fall time | | | 1 | | ns | | t <sub>r</sub> | Output signal rise time | C <sub>L</sub> = 1 pF, | | 650 | | ps | | tf | Output signal fall time | See Figure 3 | | 400 | | ps | | t <sub>PHZ</sub> | Propagation delay time, high-level-to-high-impedance output | | | 5 | 9 | ns | | tPLZ | Propagation delay time, low-level-to-high-impedance output | See Figure 4 and | | 5 | 9 | ns | | <sup>t</sup> PZH | Propagation delay time, high-impedance-to-high-level output | Figure 5 | | 8 | 12 | ns | | tPZL | Propagation delay time, high-impedance-to-low-level output | | | 8 | 12 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V supply. #### PARAMETER MEASUREMENT INFORMATION **Figure 1. Voltage and Current Definitions** <sup>‡</sup> t<sub>sk(o)</sub> is the magnitude of the time difference between the tp<sub>HL</sub> or tp<sub>LH</sub> of all receivers of a single device with all of their inputs connected together. § t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. † Remove for testing LVDT device. NOTES: A. Input signal of 3 MHz, duty cycle of 50±0.2%, and transition time of < 1ns. - B. Fixture capacitance ±20%. - C. Resistors are metal film, 1% tolerance, and surface mount Figure 2. V<sub>ITH1</sub> and V<sub>ITH2</sub>, Input Voltage Threshold Test Circuit and Definitions Table 1. Receiver Minimum and Maximum Failsafe Input Voltage | FAILSAFE THRESHOLD TEST VOLTAGES | | | | | | |----------------------------------|----------------------|-------------------|-----------|--------|--| | APPLIED VOLTAGES† | | RESULTAN | NT INPUTS | 0 | | | V <sub>IA</sub> (mV) | V <sub>IB</sub> (mV) | VID (mV) VIC (mV) | | Output | | | -4000 | -3900 | -100 | -3950 | L | | | -4000 | -3968 | -32 | -3984 | Н | | | 4900 | 5000 | -100 | 4950 | L | | | 4968 | 5000 | -32 | 4984 | Н | | † Voltage applied for greater than 1.5 μs. NOTE: All input pulses are supplied by a generator having the following characteristics: $t_f$ or $t_f \le 1$ ns, signaling rate = 250 kHz, duty cycle = $50 \pm 2\%$ , C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T and is $\pm 20\%$ . Figure 3. Timing Test Circuit and Waveforms NOTE: All input pulses are supplied by a generator having the following characteristics: $t_r$ or $t_f \le 1$ ns, signaling rate = 500 kHz, duty cycle = $50 \pm 2\%$ , C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T and is $\pm 20\%$ . Figure 4. 348 Enable/Disable Time Test Circuit and Waveforms NOTE: All input pulses are supplied by a generator having the following characteristics: $t_{\Gamma}$ or $t_{\Gamma} \le 1$ ns, signaling rate = 500 kHz, duty cycle = $50 \pm 2$ %, C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T and is $\pm 20$ %. Figure 5. 352 Enable/Disable Time Test Circuit and Waveforms ## TYPICAL CHARACTERISTICS **HIGH-LEVEL OUTPUT CURRENT** #### TYPICAL CHARACTERISTICS # **DATA TRANSFER RATE** FREE-AIR TEMPERATURE Figure 10 $2^{23}$ –1 prbs NRZ, $T_A = 25^{\circ}C$ , $C_L = 5.5$ pF, 4 Receivers Switching, V<sub>CC</sub> = 3.3 V Figure 12. SN65LVDS348 Eye Pattern Running at 200 Mxfr/s # **RMS SUPPLY CURRENT SWITCHING FREQUENCY** Figure 11 $2^{\mbox{23}}$ –1 prbs NRZ, $T_{\mbox{\scriptsize A}}$ = 25°C, $C_{\mbox{\scriptsize L}}$ = 5.5 pF, 4 Receivers Switching, V<sub>CC</sub> = 3.3 V Figure 13. SN65LVDS352 Eye Pattern Running at 200 Mxfr/s # impedance matching and reflections A termination mismatch can result in reflections that degrade the signal at the load. A low source impedance causes the signal to alternate polarity at the load (oscillates) as shown in Figure 14. High source impedance results in the signal accumulating monotonically to the final value (stair step) as shown in Figure 15. Both of these modes result in a delay in valid signal and reduce the opening in the eye pattern. A 10% termination mismatch results in a 5% reflection ( $\rho = Z_L - Z_O/Z_L + Z_O$ ), even a 1:3 mismatch absorbs half of the incoming signal. This shows that termination is important in the more critical cases, however, in a general sense, a rather large termination mismatch is not as critical when the differential output signal is much greater than the receiver sensitivity. Figure 14. Low-Source Impedance Figure 15. High-Source Impedance For example a 200-mV drive signal into a $100-\Omega$ lossless transmission media with a termination resistor of $90~\Omega$ to $132~\Omega$ results in ~227 mV to 189~mV into the receiver. This would typically be more than enough signal into a receiver with a sensitivity of $\pm 50~\text{mV}$ assuming no other disturbance or attenuation on the line. The other factors, which reduce the signal margin, do affect this and therefore it is important to match the impedance as closely as possible to allow more noise immunity at the receiver. #### active failsafe feature A differential line receiver commonly has a failsafe circuit to prevent it from switching on input noise. Current LVDS failsafe solutions require either external components with subsequent reductions in signal quality or integrated solutions with limited application. This family of receivers has a new integrated failsafe that solves the limitations seen in present solutions. A detailed theory of operation is presented in application note *The Active Fail-Safe in TI's LVDS Receivers*, literature number SLLA082B. The following figure shows one receiver channel with active failsafe. It consists of a main receiver that can respond to a high-speed input differential signal. Also connected to the input pair are two failsafe receivers that form a window comparator. The window comparator has a much slower response than the main receiver and it detects when the input differential falls below 80 mV. A 600-ns failsafe timer filters the window comparator outputs. When failsafe is asserted, the failsafe logic drives the main receiver output to logic high. Figure 16. Receiver With Active Failsafe #### ECL/PECL-to-LVTTL conversion with TI's LVDS receiver The various versions of emitter-coupled logic (i.e., ECL, PECL and LVPECL) are often the physical layer of choice for system designers. Designers know that established technology is capable of high-speed data transmission. In the past, system requirements often forced the selection of ECL. Now technologies like LVDS provide designers with another alternative. While the total exchange of ECL for LVDS may not be a design option, designers have been able to take advantage of LVDS by implementing a small resistor divider network at the input of the LVDS receiver. TI has taken the next step by introducing a wide common-mode LVDS receiver (no divider network required) which can be connected directly to an ECL driver with only the termination bias voltage required for ECL termination ( $V_{\rm CC} - 2$ V). Figure 17 shows the use of an LV/PECL driver driving 5 meters of CAT–5 cable and being received by TI's wide common-mode receiver and the resulting eye-pattern. The values for R3 are required in order to provide a resistor path to ground for the LV/PECL driver. With no resistor divider, R1 simply needs to match the characteristic load impedance of 50 $\Omega$ . The R2 resistor is a small value intended to minimize common-mode reflections. Figure 17. LVPECL or PECL to Remote Wide Common-Mode LVDS Receiver #### device power and grounding The SN65LVDS352 device provides separate power and ground pins for the analog input section and the two digital output sections. All of the power pins and all of the ground pins of the device must be tied together at some point in the system. Figure 18 shows one recommended scheme for power and ground to the device. This point will be determined by the power and grounding distribution design, which can greatly affect system performance. Key points to remember when routing power and grounds in your system are: - The grounding system must provide a low impedance path back to the power source. - The signal return must be close to the signal path. - Ground noise occurs due to ground loops and common-mode noise pick-up. - Closely spaced power and ground planes reduce inductance and increase capacitance. A good rule to remember when doing your power distribution and board layout is that the current always flows in the lowest impedance path. At dc the lowest resistance is the lowest impedance, but at high frequencies the lowest impedance is the lowest inductance path. <sup>†</sup> Bypass capacitors used for data sheet electrical testing were low ESR ceramic, surface mount, 0.01 μF ±10%. For a more accurate determination of these values refer to the application note, *The Bypass Capacitor in High-Speed Environments*, literature number SCBA007A. Figure 18. Recommended Power and Ground Connection #### **MECHANICAL DATA** # D (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **8 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). D. Falls within JEDEC MS-012 # **MECHANICAL DATA** # PW (R-PDSO-G\*\*) #### 14 PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated