## FLASH MEMORY

CMOS

## $16 M(2 M \times 8 / 1 M \times 16)$ BIT Dual Operation

## MBM29DL16XTD/BD.-7090

## ■ FEATURES

- $0.33 \mu \mathrm{~m}$ Process Technology
- Simultaneous Read/Write operations (dual bank)

Multiple devices available with different bank sizes (Refer to "MBM29DL16XTD/BD Device Bank Divisions Table" in ■GENERAL DESCRIPTION)
Host system can program or erase in one bank, then immediately and simultaneously read from the other bank Zero latency between read and write operations
Read-while-erase
Read-while-program

- Single 3.0 V read, program, and erase

Minimizes system level power requirements
(Continued)

## PRODUCT LINE UP

| Part No. |  | MBM29DL16XTD/MBM29DL16XBD |  |
| :--- | :--- | :---: | :---: |
| Ordering Part No. | $\mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V}_{-0.3 \mathrm{~V}}^{+0.3 \mathrm{~V}}$ | 70 | - |
|  | $\mathrm{V}_{\mathrm{cc}}=3.0 \mathrm{~V}_{-0.3 \mathrm{~V}}^{+0.6}$ | - | 90 |
| Max Address Access Time (ns) |  | 70 | 90 |
| Max CE Access Time (ns) | 70 | 90 |  |
| Max OE Access Time (ns) |  | 30 | 35 |

- PACKAGES
48-pin plastic TSOP (1)
Marking Side

(FPT-48P-M19) | Marking Side |
| :--- |
| (FPT-48P-M20) |

## MBM29DL16XTD/BD-70/90

(Continued)

- Compatible with JEDEC-standard commands Uses same software commands as E ${ }^{2}$ PROMs
- Compatible with JEDEC-standard world-wide pinouts

48-pin TSOP(1) (Package suffix: PFTN - Normal Bend Type, PFTR - Reversed Bend Type) 48-ball FBGA (Package suffix: PBT)

- Minimum 100,000 program/erase cycles
- High performance 70 ns maximum access time
- Sector erase architecture

Eight 4 K word and thirty one 32K word sectors in word mode Eight 8 K byte and thirty one 64K byte sectors in byte mode
Any combination of sectors can be concurrently erased. Also supports full chip erase.

- Boot Code Sector Architecture

T = Top sector
B = Bottom sector

- HiddenROM region 64 K byte of HiddenROM, accessible through a new "HiddenROM Enable" command sequence Factory serialized and protected to provide a secure electronic serial number (ESN)
- $\overline{\text { WP }} / \mathbf{A C C}$ input pin

At $\mathrm{V}_{\text {IL }}$, allows protection of boot sectors, regardless of sector group protection/unprotection status At $V_{A C c}$, increases program performance

- Embedded Erase ${ }^{T M *}$ Algorithms

Automatically pre-programs and erases the chip or any sector

- Embedded Program ${ }^{\text {TM* }}$ Algorithms

Automatically writes and verifies data at specified address

- Data Polling and Toggle Bit feature for detection of program or erase cycle completion
- Ready/Busy output (RY/BY)

Hardware method for detection of program or erase cycle completion

- Automatic sleep mode

When addresses remain stable, automatically switch themselves to low power mode.

- Low Vcc write inhibit $\leq 2.5 \mathrm{~V}$
- Erase Suspend/Resume

Suspends the erase operation to allow a read data and/or program in another sector within the same device

- Sector group protection

Hardware method disables any combination of sector groups from program or erase operations

- Sector Group Protection Set function by Extended sector group protection command
- Fast Programming Function by Extended Command
- Temporary sector group unprotection Temporary sector group unprotection via the $\overline{\text { RESET }}$ pin.
- In accordance with CFI (Common Flash Memory Interface)

[^0]
## MBM29DL16XTD/BD-7090

## GENERAL DESCRIPTION

The MBM29DL16XTD/BD are a 16M-bit, 3.0 V-only Flash memory organized as 2 M bytes of 8 bits each or 1M words of 16 bits each. The MBM29DL16XTD/BD are offered in a 48 -pin TSOP(1) and 48-ball FBGA Package. These devices are designed to be programmed in-system with the standard system 3.0 V Vcc supply. 12.0 V $\mathrm{V}_{\mathrm{PP}}$ and $5.0 \mathrm{~V} \mathrm{~V}_{\mathrm{Cc}}$ are not required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers.

MBM29DL16XTD/BD are organized into two banks, Bank 1 and Bank 2, which are considered to be two separate memory arrays for operations. It is the Fujitsu's standard 3 V only Flash memories, with the additional capability of allowing a normal non-delayed read access from a non-busy bank of the array while an embedded write (either a program or an erase) operation is simultaneously taking place on the other bank.

In the MBM29DL16XTD/BD, a new design concept is implemented, so called "Sliding Bank Architecture". Under this concept, the MBM29DL16XTD/BD can be produced a series of devices with different Bank 1/Bank 2 size combinations; $0.5 \mathrm{Mb} / 15.5 \mathrm{Mb}$, $2 \mathrm{Mb} / 14 \mathrm{Mb}, 4 \mathrm{Mb} / 12 \mathrm{Mb}, 8 \mathrm{Mb} / 8 \mathrm{Mb}$.

The standard MBM29DL16XTD/BD offer access times 70 ns and 90 ns , allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the devices have separate chip enable ( $\overline{\mathrm{CE}}$ ), write enable ( $\overline{\mathrm{WE}}$ ), and output enable ( $\overline{\mathrm{OE}}$ ) controls.

The MBM29DL16XTD/BD are pin and command set compatible with JEDEC standard EPROMs. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the devices is similar to reading from 5.0 V and 12.0 V Flash or EPROM devices.

The MBM29DL16XTD/BD are programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Typically, each sector can be programmed and verified in about 0.5 seconds. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed before executing the erase operation. During erase, the devices automatically time the erase pulse widths and verify proper cell margin.

A sector is typically erased and verified in 1.0 second. (If already completely preprogrammed.)
The devices also feature a sector erase architecture. The sector mode allows each sector to be erased and reprogrammed without affecting other sectors. The MBM29DL16XTD/BD are erased when shipped from the factory.

The devices feature single 3.0 V power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low Vcc detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by Data Polling of DQ7, by the Toggle Bit feature on $\mathrm{DQ}_{6}$, or the $\mathrm{RY} / \overline{\mathrm{BY}}$ output pin. Once the end of a program or erase cycle has been completed, the devices internally reset to the read mode.
Fujitsu's Flash technology combines years of EPROM and E2PROM experience to produce the highest levels of quality, reliability, and cost effectiveness. The MBM29DL16XTD/BD memories electrically erase the entire chip or all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes/words are programmed one byte/word at a time using the EPROM programming mechanism of hot electron injection.

## MBM29DL16XTD/BD-70/90

MBM29DL16XTD/BD Device Bank Divisions Table

| Device Part Number | Organization | Bank 1 |  | Bank 2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Megabits | Sector Sizes | Megabits | Sector Sizes |
| MBM29DL161TD/BD | $\times 8 / \times 16$ | 0.5 Mbit | Eight 8 K byte/4K word | 15.5 Mbit | Thirty-one 64K byte/32K word |
| MBM29DL162TD/BD |  | 2 Mbit | Eight 8 K byte/4K word, three 64 K byte/32K word | 14 Mbit | Twenty-eight 64K byte/32K word |
| MBM29DL163TD/BD |  | 4 Mbit | Eight 8K byte/4K word, seven 64 K byte/32K word | 12 Mbit | Twenty-four 64K byte/32K word |
| MBM29DL164TD/BD |  | 8 Mbit | Eight 8 K byte/4K word, fifteen 64 K byte/32K word | 8 Mbit | Sixteen <br> 64K byte/32K word |

## PIN ASSIGNMENTS


(Continued)

## MBM29DL16XTD/BD-70/90

(Continued)


## PIN DESCRIPTIONS

| Pin |  |
| :---: | :--- |
| $\mathrm{A}_{19}$ to $\mathrm{A}_{0}, \mathrm{~A}_{-1}$ | Address Inputs |
| $\mathrm{DQ}_{15}$ to $\mathrm{DQ}_{0}$ | Data Inputs/Outputs |
| $\overline{\mathrm{CE}}$ | Chip Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{WE}}$ | Write Enable |
| RY/ $\overline{\mathrm{BY}}$ | Ready/Busy Output |
| $\overline{\mathrm{RESET}}$ | Hardware Reset Pin/Temporary Sector Group Unprotection |
| $\overline{\mathrm{BYTE}}$ | Selects 8-bit or 16-bit mode |
| $\overline{\mathrm{WP} / \mathrm{ACC}}$ | Hardware Write Protection/Program Acceleration |
| N.C. | No Internal Connection |
| $\mathrm{V}_{\mathrm{ss}}$ | Device Ground |
| Vcc | Device Power Supply |

## MBM29DL16XTD/BD-70/90

## BLOCK DIAGRAM



## LOGIC SYMBOL



## MBM29DL16XTD／BD－70／90

## DEVICE BUS OPERATION

## MBM29DL16XTD／BD User Bus Operations Table（ $\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathrm{H}}$ ）

| Operation | $\overline{\text { CE }}$ | $\overline{\mathrm{OE}}$ | WE | $\mathrm{A}_{0}$ | $\mathrm{A}_{1}$ | A6 | A9 | DQ ${ }_{15}$ to $\mathrm{DQ}_{0}$ | RESET | $\overline{\text { WP／ACC }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Auto－Select Manufacturer Code＊1 | L | L | H | L | L | L | VID | Code | H | X |
| Auto－Select Device Code＊1 | L | L | H | H | L | L | VID | Code | H | X |
| Read＊3 | L | L | H | $\mathrm{A}_{0}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{6}$ | A9 | Dout | H | X |
| Standby | H | X | X | X | X | X | X | High－Z | H | X |
| Output Disable | L | H | H | X | X | X | X | High－Z | H | X |
| Write（Program／Erase） | L | H | L | $\mathrm{A}_{0}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{6}$ | $\mathrm{A}_{9}$ | Din | H | X |
| Enable Sector Group Protection＊2，＊4 | L | VID | 乙 | L | H | L | VID | X | H | X |
| Verify Sector Group Protection＊2，＊4 | L | L | H | L | H | L | VID | Code | H | X |
| Temporary Sector Group Unprotection＊5 | X | X | X | X | X | X | X | X | VID | X |
| Reset（Hardware）／Standby | X | X | X | X | X | X | X | High－Z | L | X |
| Boot Block Sector Write Protection | X | X | X | X | X | X | X | X | X | L |

Legend： $\mathrm{L}=\mathrm{V}_{\mathrm{IL}}, \mathrm{H}=\mathrm{V}_{\text {IH }}, \mathrm{X}=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}, ~ \checkmark$＝Pulse input．See＂DDC CHARACTERISTICS＂for voltage levels．
＊1 ：Manufacturer and device codes are accessed via a command register write sequence．See＂MBM29DL16XTD／ BD Command Definitions Table＂．
＊2 ：Refer to the section on Sector Group Protection．
＊3：$\overline{\mathrm{WE}}$ can be $\mathrm{V}_{\text {IL }}$ if $\overline{\mathrm{OE}}$ is $\mathrm{V}_{\text {IL }}, \overline{\mathrm{OE}}$ at $\mathrm{V}_{\text {IH }}$ initiates the write operations．
＊4 ：Vcc＝ $3.3 \mathrm{~V} \pm 10 \%$
＊5 ：Also used for the extended sector group protection．
MBM29DL16XTD／BD User Bus Operations Table（ $\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathrm{IL}}$ ）

| Operation | $\overline{C E}$ | $\overline{O E}$ | WE | $\mathbf{D Q}_{\mathbf{D Q}_{1-1}}$ | A | $\mathrm{A}_{1}$ | A6 | A9 | DQ ${ }_{7}$ to $\mathrm{DQ}_{0}$ | RESET | $\overline{\text { WP／ACC }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Auto－Select Manufacturer Code＊1 | L | L | H | L | L | L | L | VID | Code | H | X |
| Auto－Select Device Code＊1 | L | L | H | L | H | L | L | VID | Code | H | X |
| Read＊3 | L | L | H | A－1 | $\mathrm{A}_{0}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{6}$ | A9 | Dout | H | X |
| Standby | H | X | X | X | X | X | X | X | High－Z | H | X |
| Output Disable | L | H | H | X | X | X | X | X | High－Z | H | X |
| Write（Program／Erase） | L | H | L | A－1 | A | $\mathrm{A}_{1}$ | $\mathrm{A}_{6}$ | A9 | Din | H | X |
| Enable Sector Group Protection＊2，＊4 | L | VID | 乙 | L | L | H | L | VID | X | H | X |
| Verify Sector Group Protection＊2，＊4 | L | L | H | L | L | H | L | VID | Code | H | X |
| Temporary Sector Group Unprotection＊5 | X | X | X | X | X | X | X | X | X | VIo | X |
| Reset（Hardware）／Standby | X | X | X | X | X | X | X | X | High－Z | L | X |
| Boot Block Sector Write Protection | X | X | X | X | X | X | X | X | X | X | L |

Legend： $\mathrm{L}=\mathrm{V}_{\mathrm{L}}, \mathrm{H}=\mathrm{V}_{\text {I }}, \mathrm{X}=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\mathrm{I}}, 乙$＝Pulse input．See＂■DC CHARACTERISTICS＂for voltage levels．
＊1 ：Manufacturer and device codes are accessed via a command register write sequence．See＂MBM29DL16XTD／ BD Command Definitions Table＂．
＊2 ：Refer to the section on Sector Group Protection．
＊3：$\overline{\mathrm{WE}}$ can be $\mathrm{V}_{\text {IL }}$ if $\overline{\mathrm{OE}}$ is $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{OE}}$ at $\mathrm{V}_{\text {IH }}$ initiates the write operations．
＊4：Vcc＝ $3.3 \mathrm{~V} \pm 10 \%$
＊5 ：Also used for the extended sector group protection．

MBM29DL16XTD/BD Command Definitions Table

| Command Sequence |  | BusWriteCycles Req'd | First Bus Write Cycle |  | Second Bus Write Cycle |  | Third Bus Write Cycle |  | Fourth Bus Read/Write Cycle |  | Fifth Bus Write Cycle |  | Sixth Bus Write Cycle |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data |
| Read/Reset ${ }^{* 1}$ | $\begin{array}{\|c\|} \hline \text { Word } \\ \hline \text { Byte } \\ \hline \end{array}$ |  | 1 | XXXh | FOh | - | - | - | - | - | - | - | - | - | - |
| Read/Reset ${ }^{* 1}$ | Word | 3 | 555h | AAh | 2AAh | 55h | 555h | F0h | RA*7 | RD* ${ }^{*}$ | - | - | - | - |
|  | Byte |  | AAAh |  | 555h |  | AAAh |  |  |  |  |  |  |  |
| Autoselect | Word | 3 | 555h | AAh | 2AAh | 55h | $\begin{aligned} & \text { (BA) } \\ & 555 \mathrm{~h} \end{aligned}$ | 90h | $1 A^{* 7}$ | ID*7 | - | - | - | - |
|  | Byte |  | AAAh |  | 555h |  | (BA) AAAh |  |  |  |  |  |  |  |
| Program | Word | 4 | 555h | AAh | 2AAh | 55h | 555h | AOh | PA | PD | - | - | - | - |
|  | Byte |  | AAAh |  | 555h |  | AAAh |  |  |  |  |  |  |  |
| Program Suspend |  | 1 | BA | B0h | - | - | - | - | - | - | - | - | - | - |
| Program Resume |  | 1 | BA | 30h | - | - | - | - | - | - | - | - | - | - |
| Chip Erase | Word | 6 | 555h | AAh | 2AAh | 55h | 555h | 80h | 555h | AAh | 2AAh | 55h | 555h | 10h |
|  | Byte |  | AAAh |  | 555h |  | AAAh |  | AAAh |  | 555h |  | AAAh |  |
| Sector Erase | Word | 6 | 555h | AAh | 2AAh | 55h | 555h | 80h | 555h | AAh | 2AAh | 55h | SA | 30h |
|  | Byte |  | AAAh |  | 555h |  | AAAh |  | AAAh |  | 555h |  |  |  |
| Erase Suspend |  | 1 | BA | B0h | - | - | - | - | - | - | - | - | - | - |
| Erase Resume |  | 1 | BA | 30h | - | - | - | - | - | - | - | - | - | - |
| Set to | Word | 3 | 555h | AAh | 2AAh | 55h | 555h | 20h | - | - | - | - | - | - |
| Fast Mode | Byte |  | AAAh |  | 555h |  | AAAh |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { Fast } \\ & \text { Program *2 } \end{aligned}$ | Word | 2 | XXXh | AOh | PA | PD | - | - | - | - | - | - | - | - |
|  | Byte |  | XXXh |  |  |  |  |  |  |  |  |  |  |  |
| Reset from Fast Mode *2 | Word | 2 | BA | 90h | XXXh | F0h* ${ }^{* 6}$ | - | - | - | - | - | - | - | - |
|  | Byte |  | BA |  | XXXh |  |  |  |  |  |  |  |  |  |
| Extended Sector Group Protection * | Word | 3 | XXXh | 60h | SPA | 60h | SPA | 40h | SPA*7 | SD* ${ }^{\text {7 }}$ | - | - | - | - |
|  | Byte |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Query *4 | Word | 1 | $\begin{aligned} & \text { (BA) } \\ & 55 \mathrm{~h} \end{aligned}$ | 98h | - | - | - | - | - | - | - | - | - |  |
|  | Byte |  | (BA) AAh |  |  |  |  |  |  |  |  |  |  | - |
| HiddenROM Entry | Word | 3 | 555h | AAh | 2AAh | 55h | 555h | 88h | - | - | - | - | - | - |
|  | Byte |  | AAAh |  | 555h |  | AAAh |  |  |  |  |  |  |  |
| $\underset{\substack{\text { HiddenROM } \\ \text { Program *5 }}}{ }$ | Word | 4 | 555h | AAh | 2AAh | 55h | 555h | A0h | $\begin{gathered} \text { PA } \\ \text { (HRA) } \end{gathered}$ | PD | - | - | - | - |
|  | Byte |  | AAAh |  | 555h |  | AAAh |  |  |  |  |  |  |  |
| HiddenROM <br> Erase *5 | Word | 6 | 555h | AAh | 2AAh | 55h | 555h | 80h | 555h | AAh | 2AAh | 55h | HRA | 30h |
|  | Byte |  | AAAh |  | 555h |  | AAAh |  | AAAh |  | 555h |  |  |  |
| HiddenROM Exit *5 | Word | 4 | 555h | AAh | 2AAh | 55h | $\begin{gathered} (\text { HRBA }) \\ 555 h \end{gathered}$ | 90h |  |  |  |  |  |  |
|  | Byte |  | AAAh |  | 555h |  | (HRBA) AAAh | 90 h | XXXh | 00h | - | - | - | - |

*1 : Both of these reset commands are equivalent.
*2 : This command is valid during Fast Mode.
*3 : This command is valid while $\overline{\text { RESET }}=\mathrm{V}$ ID (except during HiddenROM MODE) .

## MBM29DL16XTD/BD-70/90

*4 : The valid addresses are $A_{6}$ to $A_{0}$.
*5 : This command is valid during HiddenROM mode.
*6 : The data "00h" is also acceptable.
*7 : The fourth bus cycle is only for read.
Notes: - Address bits $A_{19}$ to $A_{11}=X=$ " $H$ " or " $L$ " for all address commands except or Program Address (PA), Sector Address (SA), and Bank Address (BA).

- Bus operations are defined in "MBM29DL16XTD/BD User Bus Operations Tables ( $\overline{\mathrm{BYTE}}=\mathrm{V}_{\text {IH }}$ and $\overline{\mathrm{BYTE}}=\mathrm{V}_{\text {IL }}$ )".
- RA = Address of the memory location to be read
$I A=\quad$ Autoselect read address that sets both the bank address specified at $\left(A_{19}, A_{18}, A_{17}, A_{16}, A_{15}\right)$ and all the other $A_{6}, A_{1}, A_{0},\left(A_{-1}\right)$.
$\mathrm{PA}=\quad$ Address of the memory location to be programmed Addresses are latched on the falling edge of the write pulse.
$S A=\quad$ Address of the sector to be erased. The combination of $A_{19}, A_{18}, A_{17}, A_{16}, A_{15}, A_{14}, A_{13}$, and $A_{12}$ will uniquely select any sector.
$B A=B a n k$ Address $\left(A_{15}\right.$ to $\left.A_{19}\right)$
- $R D=$ Data read from location RA during read operation.

ID = Device code/manufacture code for the address located by IA.
$P D=$ Data to be programmed at location PA. Data is latched on the rising edge of write pulse.

- $\operatorname{SPA}=$ Sector group address to be protected. Set sector group address $(S G A)$ and $\left(A_{6}, A_{1}, A_{0}\right)=(0,1,0)$.
 00h at unprotected sector group addresses.
- $\mathrm{HRA}=$ Address of the HiddenROM area

29DL16XTD (Top Boot Type) Word Mode: 0F8000h to 0FFFFFh
Byte Mode: 1F0000h to 1FFFFFh
29DL16XBD (Bottom Boot Type) Word Mode: 000000h to 007FFFh Byte Mode: 000000h to 00FFFFh

- $\quad \mathrm{HRBA}=$ Bank Address of the HiddenROM area

29DL16XTD (Top Boot Type) $: \mathrm{A}_{19}=\mathrm{A}_{18}=\mathrm{A}_{17}=\mathrm{A}_{16}=\mathrm{A}_{15}=\mathrm{V}_{1 H}$
29DL16XBD (Bottom Boot Type) : $\mathrm{A}_{19}=\mathrm{A}_{18}=\mathrm{A}_{17}=\mathrm{A}_{16}=\mathrm{A}_{15}=\mathrm{V}_{\mathrm{IL}}$

- The system should generate the following address patterns:

Word Mode: 555h or 2AAh to addresses $A_{10}$ to $A_{0}$
Byte Mode: AAAh or 555 h to addresses $A_{10}$ to $A_{0}$ and $A_{-1}$

- Both Read/Reset commands are functionally equivalent, resetting the device to the read mode.
- Command combinations not described in "MBM29DL16XTD/BD Command Definitions Table" are illegal.

MBM29DL161TD/BD Sector Group Protection Verify Autoselect Codes Table

| Type |  |  | $\mathrm{A}_{19}$ to $\mathrm{A}_{12}$ | $\mathrm{A}_{6}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ | A-1*1 | Code (HEX) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacture's Code |  |  | $B A^{* 3}$ | VIL | VIL | VIL | VIL | 04h |
| Device Code | MBM29DL161TD | Byte | $B A^{* 3}$ | VIL | VIL | $\mathrm{V}_{\text {IH }}$ | VIL | 36h |
|  |  | Word |  |  |  |  | X | 2236h |
|  | MBM29DL161BD | Byte | $B A^{* 3}$ | VIL | VIL | VIH | VIL | 39h |
|  |  | Word |  |  |  |  | X | 2239 |
| Sector Group Protection |  |  | Sector Group Addresses | VIL | $\mathrm{V}_{\text {H }}$ | VIL | VIL | 01 ${ }^{* 2}$ |

*1 : A-1 is for Byte mode. At Byte mode, DQ8 to DQ14 are High-Z and DQ15 is $\mathrm{A}_{-1}$, the lowest address.
*2 : Outputs 01 h at protected sector group addresses and outputs 00 h at unprotected sector group addresses.
*3 : When $\mathrm{V}_{\mathrm{ID}}$ is applied to $\mathrm{A}_{9}$, both Bank 1 and Bank 2 are put into Autoselect mode, which makes simultaneous operation unable to be executed. Consequently, specifying the bank address is not required. However, the bank address needs to be indicated when Autoselect mode is read out at command mode, because then it enables to activate simultaneous operation.

## Extended Autoselect Code Table

| Type |  |  | Code | $\mathrm{DQ}_{15}$ | DQ ${ }_{14}$ | $\mathrm{DQ}_{13}$ | $\mathrm{DQ}_{12}$ | DQ11 | DQ10 | DQ9 | $\mathrm{DQ}_{8}$ | $\mathrm{DQ}_{7}$ | DQ ${ }_{6}$ | DQ 5 | DQ ${ }_{4}$ | $\mathrm{DQ}_{3}$ | $\mathrm{DQ}_{2}$ | DQ1 | DQ 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code |  |  | 04h | A./0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Device Code | MBM29DL161TD | (B)* | 36h | A-1 | HI-Z | HI-Z | HI-Z | HI-Z | Hi-Z | HI-Z | HI-Z | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 |
|  |  | (W) | 2236h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 |
|  | MBM29DL161BD | (B)* | 39h | A-1 | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 |
|  |  | (W) | 2239 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 |
| Sector Group Protection |  |  | 01h | A./0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

* : At Byte mode, DQ8 to $\mathrm{DQ}_{14}$ are High-Z and DQ15 is $\mathrm{A}_{-1}$, the lowest address.
(B) : Byte mode
(W) : Word mode

HI-Z : High-Z

## MBM29DL16XTD/BD-70/90

MBM29DL162TD/BD Sector Group Protection Verify Autoselect Codes Table

| Type |  |  | $A_{19}$ to $\mathrm{A}_{12}$ | A6 | $\mathrm{A}_{1}$ | A 0 | A-1 ${ }^{+1}$ | Code (HEX) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacture's Code |  |  | $B A^{* 3}$ | VIL | VIL | VIL | VIL | 04h |
| Device Code | MBM29DL162TD | Byte | $B A^{* 3}$ | VIL | VIL | VIH | VIL | 2Dh |
|  |  | Word |  |  |  |  | X | 222Dh |
|  | MBM29DL162BD | Byte | $B A^{* 3}$ | VIL | VIL | VIH | VIL | 2Eh |
|  |  | Word |  |  |  |  | X | 222Eh |
| Sector Group Protection |  |  | Sector Group Addresses | VIL | $\mathrm{V}_{1}$ | VIL | VIL | $01{ }^{\text {"2 }}$ |

*1 : A-1 is for Byte mode. At Byte mode, DQ8 to DQ14 are High-Z and DQ15 is $\mathrm{A}_{-1}$, the lowest address.
*2 : Outputs 01h at protected sector group addresses and outputs 00h at unprotected sector group addresses.
*3 : When $V_{I D}$ is applied to $A 9$, both Bank 1 and Bank 2 are put into Autoselect mode, which makes simultaneous operation unable to be executed. Consequently, specifying the bank address is not required. However, the bank address needs to be indicated when Autoselect mode is read out at command mode, because then it enables to activate simultaneous operation.

Extended Autoselect Code Table

| Type |  |  | Code | DQ15 | DQ14 | DQ13 | $\mathrm{DQ}_{12}$ | $\mathrm{DQ}_{11}$ | DQ ${ }_{10}$ | DQ9 | $\mathrm{DQ}_{8}$ | $\mathrm{DQ}_{7}$ | DQ ${ }_{6}$ | DQ | DQ ${ }_{4}$ | $\mathrm{DQ}_{3}$ | DQ | DQ 1 | DQ $0_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code |  |  | 04h | A.10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Device Code | MBM29DL162TD | (B)* | 2Dh | A-1 | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |
|  |  | (W) | २२2Dh | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |
|  | MBM29DL162BD | (B)* | 2 Eh | A-1 | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
|  |  | (W) | २२2Eh | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| Sector Group Protection |  |  | 01h | A.10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

* : At Byte mode, DQ8 to DQ14 are High-Z and DQ15 is $\mathrm{A}_{-1}$, the lowest address.
(B) : Byte mode
(W) : Word mode

HI-Z : High-Z

MBM29DL163TD/BD Sector Group Protection Verify Autoselect Codes Table

| Type |  |  | $\mathrm{A}_{19}$ to $\mathrm{A}_{12}$ | A6 | $\mathrm{A}_{1}$ | A0 | A. ${ }^{+1}$ | Code (HEX) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacture's Code |  |  | $B A^{* 3}$ | VIL | VIL | VIL | VIL | 04h |
| Device Code | MBM29DL163TD | Byte | $B A^{* 3}$ | VIL | VIL | VIH | VIL | 28h |
|  |  | Word |  |  |  |  | X | 2228h |
|  | MBM29DL163BD | Byte | $B A^{* 3}$ | VIL | VIL | Vıн | VIL | 2Bh |
|  |  | Word |  |  |  |  | X | 222Bh |
| Sector Group Protection |  |  | Sector Group Addresses | VIL | VIH | VIL | VIL | 01h*2 |

*1 : A-1 is for Byte mode. At Byte mode, DQ8 to DQ14 are High-Z and DQ15 is $\mathrm{A}_{-1}$, the lowest address.
*2 : Outputs 01 h at protected sector group addresses and outputs 00 h at unprotected sector group addresses.
*3 : When $\mathrm{V}_{\mathrm{ID}}$ is applied to $\mathrm{A}_{9}$, both Bank 1 and Bank 2 are put into Autoselect mode, which makes simultaneous operation unable to be executed. Consequently, specifying the bank address is not required. However, the bank address needs to be indicated when Autoselect mode is read out at command mode, because then it enables to activate simultaneous operation.

## Extended Autoselect Code Table

| Type |  |  | Code | DQ15 | DQ ${ }_{14}$ | DQ13 | DQ ${ }_{12}$ | DQ ${ }_{11}$ | DQ10 | DQ | DQ | DQ | DQ ${ }_{6}$ | DQ ${ }_{5}$ | $\mathrm{DQ}_{4}$ | $\mathrm{DQ}_{3}$ | DQ | DQ 1 | DQ 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code |  |  | 04h | A./0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Device Code | MBM29DL163TD | (B)* | 28 h | A-1 | HI-Z | H-Z | HI-Z | HI-Z | HI-Z | H-Z | Hi-Z | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |
|  |  | (W) | 2२28h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |
|  | MBM29DL163BD | (B)* | 2Bh | A-1 | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | Hi-Z | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |
|  |  | (W) | २२२Вh | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |
| Sector Group Protection |  |  | 01h | A.10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

* : At Byte mode, DQ8 to DQ14 are High-Z and DQ15 is $\mathrm{A}_{-1}$, the lowest address.
(B) : Byte mode
(W) : Word mode

HI-Z : High-Z

## MBM29DL16XTD/BD-70/90

MBM29DL164TD/BD Sector Group Protection Verify Autoselect Codes Table

| Type |  |  | $A_{19}$ to $\mathrm{A}_{12}$ | $\mathrm{A}_{6}$ | $\mathrm{A}_{1}$ | A | A-1 ${ }^{+1}$ | Code (HEX) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacture's Code |  |  | $B A^{* 3}$ | VIL | VIL | VIL | VIL | 04h |
| Device Code | MBM29DL164TD | Byte | $B A^{* 3}$ | VIL | VIL | VIH | VIL | 33h |
|  |  | Word |  |  |  |  | X | 2233h |
|  | MBM29DL164BD | Byte | $B A^{* 3}$ | VIL | VIL | V ${ }_{\text {H }}$ | VIL | 35h |
|  |  | Word |  |  |  |  | X | 2235h |
| Sector Group Protection |  |  | Sector Group Addresses | VIL | $\mathrm{V}_{1}$ | VII | VIL | $01{ }^{\text {² }}$ |

*1 : A-1 is for Byte mode. At Byte mode, DQ8 to DQ14 are High-Z and DQ15 is $\mathrm{A}_{-1}$, the lowest address.
*2 : Outputs 01h at protected sector group addresses and outputs 00h at unprotected sector group addresses.
*3 : When $V_{I D}$ is applied to $A 9$, both Bank 1 and Bank 2 are put into Autoselect mode, which makes simultaneous operation unable to be executed. Consequently, specifying the bank address is not required. However, the bank address needs to be indicated when Autoselect mode is read out at command mode, because then it enables to activate simultaneous operation.

Extended Autoselect Code Table

| Type |  |  | Code | DQ15 | $\mathrm{DQ}_{14}$ | $\mathrm{DQ}_{13}$ | $\mathrm{DQ}_{12}$ | DQ ${ }_{11}$ | DQ ${ }_{10}$ | DQ | $\mathrm{DQ}_{8}$ | DQ | $\mathrm{DQ}_{6}$ | DQ | $\mathrm{DQ}_{4}$ | $\mathrm{DQ}_{3}$ | DQ | DQ ${ }_{1}$ | DQ ${ }_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code |  |  | 04h | A. $/ 10$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Device Code | MBM29DL164TD | (B)* | 33h | A-1 | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
|  |  | (W) | 2233h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
|  | MBM29DL164BD | (B)* | 35h | A-1 | HI-Z | HI-Z | HI-Z | Hi-Z | HI-Z | HI-Z | Hi-Z | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
|  |  | (W) | 2235h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| Sector Group Protection |  |  | 01h | A. $/ 0$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

* : At Byte mode, DQ8 to $\mathrm{DQ}_{14}$ are High-Z and DQ15 is $\mathrm{A}_{-1}$, the lowest address.
(B) : Byte mode
(W) : Word mode

HI-Z : High-Z

## MBM29DL16XTD/BD-7090

## FLEXIBLE SECTOR-ERASE ARCHITECTURE

Sector Address Table (MBM29DL161TD)

| Bank | Sector | Sector Address |  |  |  |  |  |  |  | Sector Size (Kbytes/ Kwords) | $(\times 8)$ <br> Address Range | $(\times 16)$ <br> Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Bank Address |  |  |  |  | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ |  |  |  |
|  |  | A19 | A18 | A17 | A16 | $\mathrm{A}_{15}$ |  |  |  |  |  |  |
| Bank 2 | SA0 | 0 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 000000h to 00FFFFh | 000000h to 007FFFh |
|  | SA1 | 0 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh |
|  | SA2 | 0 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh |
|  | SA3 | 0 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh |
|  | SA4 | 0 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh |
|  | SA5 | 0 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh |
|  | SA6 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh |
|  | SA7 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh |
|  | SA8 | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh |
|  | SA9 | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh |
|  | SA10 | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh |
|  | SA11 | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh |
|  | SA12 | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh |
|  | SA13 | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh |
|  | SA14 | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 0E0000h to 0EFFFFFh | 070000h to 077FFFh |
|  | SA15 | 0 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 0F0000h to 0FFFFFh | 078000h to 07FFFFh |
|  | SA16 | 1 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh |
|  | SA17 | 1 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh |
|  | SA18 | 1 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh |
|  | SA19 | 1 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh |
|  | SA20 | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh |
|  | SA21 | 1 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh |
|  | SA22 | 1 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh |
|  | SA23 | 1 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh |
|  | SA24 | 1 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh |
|  | SA25 | 1 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh |
|  | SA26 | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh |
|  | SA27 | 1 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh |
|  | SA28 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh |
|  | SA29 | 1 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFFh |
|  | SA30 | 1 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh |
| Bank 1 | SA31 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 8/4 | 1F0000h to 1F1FFFh | 0F8000h to 0F8FFFh |
|  | SA32 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 8/4 | 1F2000h to 1F3FFFh | 0F9000h to 0F9FFFh |
|  | SA33 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 8/4 | 1F4000h to 1F5FFFh | 0FA000h to 0FAFFFh |
|  | SA34 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 8/4 | 1F6000h to 1F7FFFh | 0FB000h to 0FBFFFh |
|  | SA35 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 8/4 | 1F8000h to 1F9FFFh | 0FC000h to 0FCFFFh |
|  | SA36 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8/4 | 1FA000h to 1FBFFFh | 0FD000h to 0FDFFFh |
|  | SA37 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8/4 | 1FC000h to 1FDFFFh | 0FE000h to OFEFFFh |
|  | SA38 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8/4 | 1FE000h to 1FFFFFh | 0FF000h to 0FFFFFh |

Note: The address range is $A_{19}: A_{-1}$ if in byte mode ( $\overline{\overline{B Y T E}}=V_{\mathrm{IL}}$ ).
The address range is $A_{19}: A_{0}$ if in word mode $\left(\overline{B Y T E}=V_{1 H}\right)$

## MBM29DL16XTD/BD-70/90

Sector Address Table (MBM29DL161BD)

| Bank | Sector | Sector Address |  |  |  |  |  |  |  | $\begin{aligned} & \text { Sector } \\ & \text { Size } \\ & \text { (Kbytes/, } \\ & \text { Kwords) } \end{aligned}$ | $\stackrel{(\times 8)}{ } \text { Address Range }$ | $(\times 16)$ <br> Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Bank Address |  |  |  |  | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ |  |  |  |
|  |  | $\mathrm{A}_{19}$ | $\mathrm{A}_{18}$ | $\mathrm{A}_{17}$ | A16 | $\mathrm{A}_{15}$ |  |  |  |  |  |  |
| Bank 2 | SA38 | 1 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFFFh |
|  | SA37 | 1 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh |
|  | SA36 | 1 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh |
|  | SA35 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh |
|  | SA34 | 1 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh |
|  | SA33 | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh |
|  | SA32 | 1 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh |
|  | SA31 | 1 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh |
|  | SA30 | 1 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 170000h to 17FFFFh | 0B8000h to OBFFFFh |
|  | SA29 | 1 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh |
|  | SA28 | 1 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 150000h to 15FFFFh | 0A8000h to OAFFFFh |
|  | SA27 | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh |
|  | SA26 | 1 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh |
|  | SA25 | 1 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh |
|  | SA24 | 1 | 0 | 0 | 0 | X | X | X | X | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh |
|  | SA23 | 1 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh |
|  | SA22 | 0 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | OFO000h to 0FFFFFh | 078000h to 07FFFFh |
|  | SA21 | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh |
|  | SA20 | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | OD0000h to ODFFFFh | 068000h to 06FFFFh |
|  | SA19 | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | OC0000h to OCFFFFh | 060000h to 067FFFh |
|  | SA18 | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | OB0000h to 0BFFFFh | 058000h to 05FFFFh |
|  | SA17 | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | OA0000h to OAFFFFh | 050000h to 057FFFh |
|  | SA16 | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh |
|  | SA15 | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh |
|  | SA14 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh |
|  | SA13 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh |
|  | SA12 | 0 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh |
|  | SA11 | 0 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh |
|  | SA10 | 0 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh |
|  | SA9 | 0 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh |
|  | SA8 | 0 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh |
| Bank 1 | SA7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 8/4 | 00E000h to 00FFFFh | 007000h to 007FFFh |
|  | SA6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 8/4 | 00C000h to 00DFFFh | 006000h to 006FFFh |
|  | SA5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 8/4 | 00A000h to 00BFFFh | 005000h to 005FFFh |
|  | SA4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 8/4 | 008000h to 009FFFh | 004000h to 004FFFh |
|  | SA3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 8/4 | 006000h to 007FFFh | 003000h to 003FFFh |
|  | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 8/4 | 004000h to 005FFFh | 002000h to 002FFFh |
|  | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 8/4 | 002000h to 003FFFh | 001000h to 001FFFh |
|  | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8/4 | 000000h to 001FFFh | 000000h to 000FFFh |

Note: The address range is $A_{19}: A_{-1}$ if in byte mode $\left(\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathrm{IL}}\right)$.
The address range is $A_{19}$ : $A_{0}$ if in word mode ( $\overline{B Y T E}=V_{1 н}$ ).

## MBM29DL16XTD/BD-7090

Sector Address Table (MBM29DL162TD)

| Bank | Sector | Sector Address |  |  |  |  |  |  |  |  | $\begin{gathered} (\times 8) \\ \text { Address Range } \end{gathered}$ | $(\times 16)$ <br> Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | BankAddress |  |  | $\mathrm{A}_{16}$ | $\mathrm{A}_{15}$ | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ |  |  |  |
|  |  | $\mathrm{A}_{19}$ | $\mathrm{A}_{18}$ | $\mathrm{A}_{17}$ |  |  |  |  |  |  |  |  |
| Bank 2 | SA0 | 0 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 000000h to 00FFFFh | 000000h to 007FFFh |
|  | SA1 | 0 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh |
|  | SA2 | 0 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh |
|  | SA3 | 0 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh |
|  | SA4 | 0 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh |
|  | SA5 | 0 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh |
|  | SA6 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh |
|  | SA7 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh |
|  | SA8 | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh |
|  | SA9 | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh |
|  | SA10 | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 0A0000h to OAFFFFh | 050000h to 057FFFh |
|  | SA11 | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 0B0000h to OBFFFFh | 058000h to 05FFFFh |
|  | SA12 | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh |
|  | SA13 | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 0D0000h to ODFFFFh | 068000h to 06FFFFh |
|  | SA14 | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh |
|  | SA15 | 0 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | OF0000h to OFFFFFh | 078000h to 07FFFFh |
|  | SA16 | 1 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh |
|  | SA17 | 1 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh |
|  | SA18 | 1 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh |
|  | SA19 | 1 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh |
|  | SA20 | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh |
|  | SA21 | 1 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh |
|  | SA22 | 1 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh |
|  | SA23 | 1 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh |
|  | SA24 | 1 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh |
|  | SA25 | 1 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFFh |
|  | SA26 | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 1A0000h to 1AFFFFFh | 0D0000h to 0D7FFFh |
|  | SA27 | 1 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh |
| Bank 1 | SA28 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh |
|  | SA29 | 1 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh |
|  | SA30 | 1 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh |
|  | SA31 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 8/4 | 1F0000h to 1F1FFFh | 0F8000h to 0F8FFFh |
|  | SA32 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 8/4 | 1F2000h to 1F3FFFh | 0F9000h to 0F9FFFh |
|  | SA33 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 8/4 | 1F4000h to 1F5FFFh | OFA000h to OFAFFFh |
|  | SA34 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 8/4 | 1F6000h to 1F7FFFh | 0FB000h to 0FBFFFh |
|  | SA35 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 8/4 | 1F8000h to 1F9FFFh | 0FC000h to 0FCFFFFh |
|  | SA36 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8/4 | 1FA000h to 1FBFFFh | OFD000h to OFDFFFh |
|  | SA37 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8/4 | 1FC000h to 1FDFFFh | 0FE000h to OFEFFFh |
|  | SA38 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8/4 | 1FE000h to 1FFFFFh | 0FF000h to 0FFFFFh |

Note: The address range is $A_{19}$ : $\mathrm{A}_{-1}$ if in byte mode $\left(\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathrm{LI}}\right)$.
The address range is $\mathrm{A}_{19}$ : $\mathrm{A}_{0}$ if in word mode ( $\overline{\mathrm{BYTE}}=\mathrm{V}_{\boldsymbol{H}}$ )

## MBM29DL16XTD/BD-70990

Sector Address Table (MBM29DL162BD)

| Bank | Sector | Sector Address |  |  |  |  |  |  |  |  | $\stackrel{(\times 8)}{ } \text { Address Range }$ | $(\times 16)$ <br> Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | BankAddress |  |  | $\mathrm{A}_{16}$ | $\mathrm{A}_{15}$ | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ |  |  |  |
|  |  | $\mathrm{A}_{19}$ | $\mathrm{A}_{18}$ | $\mathbf{A}_{17}$ |  |  |  |  |  |  |  |  |
| Bank 2 | SA38 | 1 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFFh |
|  | SA37 | 1 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh |
|  | SA36 | 1 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh |
|  | SA35 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh |
|  | SA34 | 1 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to ODFFFFh |
|  | SA33 | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 1A0000h to 1AFFFFFh | 0D0000h to 0D7FFFh |
|  | SA32 | 1 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh |
|  | SA31 | 1 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh |
|  | SA30 | 1 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh |
|  | SA29 | 1 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh |
|  | SA28 | 1 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh |
|  | SA27 | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 140000h to 14FFFF\% | 0A0000h to 0A7FFFh |
|  | SA26 | 1 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh |
|  | SA25 | 1 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh |
|  | SA24 | 1 | 0 | 0 | 0 | X | X | X | X | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh |
|  | SA23 | 1 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh |
|  | SA22 | 0 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 0F0000h to 0FFFFFh | 078000h to 07FFFFh |
|  | SA21 | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 0E0000h to OEFFFFh | 070000h to 077FFFh |
|  | SA20 | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 0D0000h to ODFFFFh | 068000h to 06FFFFh |
|  | SA19 | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 0C0000h to OCFFFFh | 060000h to 067FFFh |
|  | SA18 | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 0B0000h to OBFFFFh | 058000h to 05FFFFh |
|  | SA17 | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | OA0000h to OAFFFFh | 050000h to 057FFFh |
|  | SA16 | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh |
|  | SA15 | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh |
|  | SA14 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh |
|  | SA13 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh |
|  | SA12 | 0 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh |
|  | SA11 | 0 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh |
| Bank 1 | SA10 | 0 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh |
|  | SA9 | 0 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh |
|  | SA8 | 0 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh |
|  | SA7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 8/4 | 00E000h to 00FFFFh | 007000h to 007FFFh |
|  | SA6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 8/4 | 00C000h to 00DFFFh | 006000h to 006FFFh |
|  | SA5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 8/4 | 00A000h to 00BFFFh | 005000h to 005FFFh |
|  | SA4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 8/4 | 008000h to 009FFFF | 004000h to 004FFFh |
|  | SA3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 8/4 | 006000h to 007FFFh | 003000h to 003FFFh |
|  | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 8/4 | 004000h to 005FFFF | 002000h to 002FFFh |
|  | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 8/4 | 002000h to 003FFFh | 001000h to 001FFFh |
|  | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8/4 | 000000h to 001FFFh | 000000h to 000FFFh |

Note: The address range is $\mathrm{A}_{19}$ : $\mathrm{A}_{-1}$ if in byte mode ( $\left.\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathrm{IL}}\right)$.
The address range is $A_{19}$ : $A_{0}$ if in word mode ( $\overline{\text { BYTE }}=\mathrm{V}_{1 н}$ ).

## MBM29DL16XTD/BD-7090

Sector Address Table (MBM29DL163TD)

| Bank | Sector | Sector Address |  |  |  |  |  |  |  | $\begin{array}{\|c\|} \hline \text { Sector } \\ \text { Size } \\ \text { (Kbytes/ } \\ \text { Kwords) } \end{array}$ | $\stackrel{(\times 8)}{ } \text { Address Range }$ | $(\times 16)$ <br> Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | BA |  | $\mathrm{A}_{17}$ | $\mathrm{A}_{16}$ | $\mathrm{A}_{15}$ | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ |  |  |  |
|  |  | $\mathrm{A}_{19}$ | $\mathrm{A}_{18}$ |  |  |  |  |  |  |  |  |  |
| Bank 2 | SA0 | 0 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 000000h to 00FFFFh | 000000h to 007FFFh |
|  | SA1 | 0 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh |
|  | SA2 | 0 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh |
|  | SA3 | 0 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 030000h to 03FFFFFh | 018000h to 01FFFFh |
|  | SA4 | 0 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000h to 04FFFFF | 020000h to 027FFFh |
|  | SA5 | 0 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh |
|  | SA6 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh |
|  | SA7 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh |
|  | SA8 | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh |
|  | SA9 | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh |
|  | SA10 | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh |
|  | SA11 | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | OB0000h to OBFFFFh | 058000h to 05FFFFh |
|  | SA12 | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh |
|  | SA13 | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 0D0000h to ODFFFFh | 068000h to 06FFFFh |
|  | SA14 | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 0E0000h to 0EFFFFFh | 070000h to 077FFFh |
|  | SA15 | 0 | 1 | , | 1 | 1 | X | X | X | 64/32 | 0F0000h to 0FFFFFh | 078000h to 07FFFFh |
|  | SA16 | 1 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 100000h to 10FFFFF | 080000h to 087FFFh |
|  | SA17 | 1 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 110000h to 11FFFFF | 088000h to 08FFFFh |
|  | SA18 | 1 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh |
|  | SA19 | 1 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 130000h to 13FFFFF | 098000h to 09FFFFh |
|  | SA20 | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh |
|  | SA21 | 1 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh |
|  | SA22 | 1 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 160000h to 16FFFFF | 0B0000h to 0B7FFFh |
|  | SA23 | 1 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh |
| Bank 1 | SA24 | 1 |  | 0 | 0 | 0 | X | X | X | 64/32 | 180000h to 18FFFFF | 0C0000h to 0C7FFFh |
|  | SA25 | 1 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh |
|  | SA26 | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh |
|  | SA27 | 1 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 1B0000h to 1BFFFFF | 0D8000h to ODFFFFh |
|  | SA28 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh |
|  | SA29 | 1 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh |
|  | SA30 | 1 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh |
|  | SA31 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 8/4 | 1F0000h to 1F1FFFh | 0F8000h to 0F8FFFh |
|  | SA32 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 8/4 | 1F2000h to 1F3FFFh | 0F9000h to 0F9FFFh |
|  | SA33 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 8/4 | 1F4000h to 1F5FFFh | 0FA000h to 0FAFFFh |
|  | SA34 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 8/4 | 1F6000h to 1F7FFFh | 0FB000h to 0FBFFFh |
|  | SA35 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 8/4 | 1F8000h to 1F9FFFh | 0FC000h to 0FCFFFh |
|  | SA36 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8/4 | 1FA000h to 1FBFFFh | 0FD000h to 0FDFFFh |
|  | SA37 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8/4 | 1FC000h to 1FDFFFh | OFE000h to 0FEFFFh |
|  | SA38 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8/4 | 1FE000h to 1FFFFFh | OFF000h to 0FFFFFh |

BA: Bank Address
Note: The address range is $\mathrm{A}_{19}$ : $\mathrm{A}_{-1}$ if in byte mode $\left(\overline{\overline{\mathrm{BYTE}}}=\mathrm{V}_{\mathrm{IL}}\right)$.
The address range is $\mathrm{A}_{19}$ : $\mathrm{A}_{0}$ if in word mode $\left(\overline{\mathrm{BYTE}}=\mathrm{V}_{\boldsymbol{H}}\right)$

## MBM29DL16XTD/BD-70/90

Sector Address Table (MBM29DL163BD)

| Bank | Sector | Sector Address |  |  |  |  |  |  |  | $\begin{gathered} \text { Sector } \\ \text { Size } \\ \text { (Kbytes/ } \\ \text { Kwords) } \end{gathered}$ | $\stackrel{(\times 8)}{ } \text { Address Range }$ | $(\times 16)$ <br> Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | BA |  | $\mathrm{A}_{17}$ | $\mathrm{A}_{16}$ | $\mathrm{A}_{15}$ | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ |  |  |  |
|  |  | $\mathrm{A}_{19}$ | A18 |  |  |  |  |  |  |  |  |  |
| Bank 2 | SA38 | 1 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFFFh |
|  | SA37 | 1 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh |
|  | SA36 | 1 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh |
|  | SA35 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh |
|  | SA34 | 1 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh |
|  | SA33 | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 1A0000h to 1AFFFF\% | 0D0000h to 0D7FFFh |
|  | SA32 | 1 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 190000h to 19FFFFF | 0C8000h to 0CFFFFh |
|  | SA31 | 1 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh |
|  | SA30 | 1 | 0 | 1 |  | 1 | X | X | X | 64/32 | 170000h to 17FFFFF | 0B8000h to OBFFFFh |
|  | SA29 | 1 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh |
|  | SA28 | 1 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh |
|  | SA27 | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 140000h to 14FFFFF | 0A0000h to 0A7FFFh |
|  | SA26 | 1 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 130000h to 13FFFFF | 098000h to 09FFFFh |
|  | SA25 | 1 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh |
|  | SA24 | 1 | 0 | 0 | 0 | X | X | X | X | 64/32 | 110000h to 11FFFFF | 088000h to 08FFFFh |
|  | SA23 | 1 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 100000h to 10FFFFF | 080000h to 087FFFh |
|  | SA22 | 0 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 0F0000h to 0FFFFFh | 078000h to 07FFFFh |
|  | SA21 | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 0E0000h to OEFFFFFh | 070000h to 077FFFh |
|  | SA20 | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 0D0000h to ODFFFFh | 068000h to 06FFFFh |
|  | SA19 | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | OC0000h to OCFFFFh | 060000h to 067FFFh |
|  | SA18 | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh |
|  | SA17 | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | OA0000h to OAFFFFh | 050000h to 057FFFh |
|  | SA16 | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh |
|  | SA15 | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh |
| Bank 1 | SA14 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh |
|  | SA13 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh |
|  | SA12 | 0 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh |
|  | SA11 | 0 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh |
|  | SA10 | 0 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh |
|  | SA9 | 0 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh |
|  | SA8 | 0 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh |
|  | SA7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 8/4 | 00E000h to 00FFFFh | 007000h to 007FFFh |
|  | SA6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 8/4 | 00C000h to 00DFFFh | 006000h to 006FFFh |
|  | SA5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 8/4 | 00A000h to 00BFFFh | 005000h to 005FFFh |
|  | SA4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 8/4 | 008000h to 009FFFF | 004000h to 004FFFh |
|  | SA3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 8/4 | 006000h to 007FFFh | 003000h to 003FFFh |
|  | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 8/4 | 004000h to 005FFFh | 002000h to 002FFFh |
|  | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 8/4 | 002000h to 003FFFF | 001000h to 001FFFh |
|  | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8/4 | 000000h to 001FFFh | 000000h to 000FFFh |

BA: Bank Address
Note: The address range is $A_{19}$ : $A_{-1}$ if in byte mode ( $\left.\overline{\overline{B Y T E}}=V_{I L}\right)$.
The address range is $\mathrm{A}_{19}$ : $\mathrm{A}_{0}$ if in word mode ( $\overline{\mathrm{BYTE}}=\mathrm{V}_{\boldsymbol{\prime}}$ ).

## MBM29DL16XTD/BD-7090

Sector Address Table (MBM29DL164TD)

| Bank | Sector | Sector Address |  |  |  |  |  |  |  | SectorSize(Kbytes/Kwords) | Address Range | (×16) <br> Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{\|l\|} \hline \text { BA } \\ \hline \mathbf{A}_{19} \\ \hline \end{array}$ | $\mathrm{A}_{18}$ | $\mathrm{A}_{17}$ | $\mathrm{A}_{16}$ | $\mathrm{A}_{15}$ | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ |  |  |  |
| Bank 2 | SA0 | 0 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 000000h to 00FFFFh | 000000h to 007FFFh |
|  | SA1 | 0 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh |
|  | SA2 | 0 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh |
|  | SA3 | 0 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh |
|  | SA4 | 0 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh |
|  | SA5 | 0 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh |
|  | SA6 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh |
|  | SA7 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh |
|  | SA8 | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh |
|  | SA9 | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh |
|  | SA10 | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh |
|  | SA11 | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | OB0000h to 0BFFFFh | 058000h to 05FFFFh |
|  | SA12 | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 0C0000h to 0CFFFFFh | 060000h to 067FFFh |
|  | SA13 | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh |
|  | SA14 | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | OE0000h to 0EFFFFFh | 070000h to 077FFFh |
|  | SA15 | 0 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 0F0000h to 0FFFFFh | 078000h to 07FFFFh |
| Bank 1 | SA16 | 1 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh |
|  | SA17 | 1 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh |
|  | SA18 | 1 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh |
|  | SA19 | 1 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh |
|  | SA20 | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh |
|  | SA21 | 1 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh |
|  | SA22 | 1 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh |
|  | SA23 | 1 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh |
|  | SA24 | 1 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh |
|  | SA25 | 1 | 1 | 0 | 0 | , | X | X | X | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh |
|  | SA26 | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh |
|  | SA27 | 1 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh |
|  | SA28 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh |
|  | SA29 | 1 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh |
|  | SA30 | 1 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh |
|  | SA31 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 8/4 | 1F0000h to 1F1FFFh | 0F8000h to 0F8FFFh |
|  | SA32 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 8/4 | 1F2000h to 1F3FFFh | 0F9000h to 0F9FFFh |
|  | SA33 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 8/4 | 1F4000h to 1F5FFFh | 0FA000h to 0FAFFFh |
|  | SA34 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 8/4 | 1F6000h to 1F7FFFh | 0FB000h to 0FBFFFh |
|  | SA35 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 8/4 | 1F8000h to 1F9FFFh | 0FC000h to 0FCFFFh |
|  | SA36 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8/4 | 1FA000h to 1FBFFFh | 0FD000h to 0FDFFFh |
|  | SA37 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8/4 | 1FC000h to 1FDFFFh | OFE000h to OFEFFFh |
|  | SA38 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8/4 | 1FE000h to 1FFFFFh | 0FF000h to 0FFFFFh |

BA: Bank Address
Note: The address range is $\mathrm{A}_{19}$ : $\mathrm{A}_{-1}$ if in byte mode $\left(\overline{\overline{\mathrm{BYTE}}}=\mathrm{V}_{\mathrm{IL}}\right)$.
The address range is $\mathrm{A}_{19}$ : $\mathrm{A}_{0}$ if in word mode $\left(\overline{\mathrm{BYTE}}=\mathrm{V}_{\boldsymbol{H}}\right)$

## MBM29DL16XTD/BD-70/90

Sector Address Table (MBM29DL164BD)

| Bank | Sector | Sector Address |  |  |  |  |  |  |  | $\begin{array}{\|c\|} \hline \text { Sector } \\ \text { Size } \\ \text { Kbytes/ } \\ \text { Kwords) } \end{array}$ | $\stackrel{(\times 8)}{ } \text { Address Range }$ | $(\times 16)$ <br> Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | BA <br> $\mathbf{A}_{19}$ | A18 | $\mathrm{A}_{17}$ | A 16 | $\mathrm{A}_{15}$ | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ |  |  |  |
| Bank 2 | SA38 | 1 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFFh |
|  | SA37 | 1 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 1E0000h to 1EFFFFF | 0F0000h to 0F7FFFh |
|  | SA36 | 1 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh |
|  | SA35 | 1 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh |
|  | SA34 | 1 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh |
|  | SA33 | 1 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | 1A0000h to 1AFFFFF | 0D0000h to 0D7FFFh |
|  | SA32 | 1 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 190000h to 19FFFFF | 0C8000h to 0CFFFFh |
|  | SA31 | 1 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 180000h to 18FFFFF | 0C0000h to 0C7FFFh |
|  | SA30 | 1 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh |
|  | SA29 | 1 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 160000h to 16FFFFF | 0B0000h to 0B7FFFh |
|  | SA28 | 1 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh |
|  | SA27 | 1 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 140000h to 14FFFFF | 0A0000h to 0A7FFFh |
|  | SA26 | 1 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 130000h to 13FFFFF | 098000h to 09FFFFh |
|  | SA25 | 1 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh |
|  | SA24 | 1 | 0 | 0 | 0 | X | X | X | X | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh |
|  | SA23 | 1 | 0 | 0 | 0 | 0 | X | X | X | 64/32 | 100000h to 10FFFFF | 080000h to 087FFFh |
| Bank 1 | SA22 | 0 | 1 | 1 | 1 | 1 | X | X | X | 64/32 | 0F0000h to 0FFFFFFh | 078000h to 07FFFFh |
|  | SA21 | 0 | 1 | 1 | 1 | 0 | X | X | X | 64/32 | 0E0000h to 0EFFFFFh | 070000h to 077FFFh |
|  | SA20 | 0 | 1 | 1 | 0 | 1 | X | X | X | 64/32 | 0D0000h to ODFFFFh | 068000h to 06FFFFh |
|  | SA19 | 0 | 1 | 1 | 0 | 0 | X | X | X | 64/32 | 0C0000h to OCFFFFh | 060000h to 067FFFh |
|  | SA18 | 0 | 1 | 0 | 1 | 1 | X | X | X | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh |
|  | SA17 | 0 | 1 | 0 | 1 | 0 | X | X | X | 64/32 | OA0000h to OAFFFFh | 050000h to 057FFFh |
|  | SA16 | 0 | 1 | 0 | 0 | 1 | X | X | X | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh |
|  | SA15 | 0 | 1 | 0 | 0 | 0 | X | X | X | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh |
|  | SA14 | 0 | 0 | 1 | 1 | 1 | X | X | X | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh |
|  | SA13 | 0 | 0 | 1 | 1 | 0 | X | X | X | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh |
|  | SA12 | 0 | 0 | 1 | 0 | 1 | X | X | X | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh |
|  | SA11 | 0 | 0 | 1 | 0 | 0 | X | X | X | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh |
|  | SA10 | 0 | 0 | 0 | 1 | 1 | X | X | X | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh |
|  | SA9 | 0 | 0 | 0 | 1 | 0 | X | X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh |
|  | SA8 | 0 | 0 | 0 | 0 | 1 | X | X | X | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh |
|  | SA7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 8/4 | 00E000h to 00FFFFh | 007000h to 007FFFh |
|  | SA6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 8/4 | 00C000h to 00DFFFh | 006000h to 006FFFh |
|  | SA5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 8/4 | 00A000h to 00BFFFh | 005000h to 005FFFh |
|  | SA4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 8/4 | 008000h to 009FFFh | 004000h to 004FFFh |
|  | SA3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 8/4 | 006000h to 007FFFh | 003000h to 003FFFh |
|  | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 8/4 | 004000h to 005FFFh | 002000h to 002FFFh |
|  | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 8/4 | 002000h to 003FFFh | 001000h to 001FFFh |
|  | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8/4 | 000000h to 001FFFh | 000000h to 000FFFh |

BA: Bank Address
Note: The address range is $A_{19}$ : $A_{-1}$ if in byte mode ( $\left.\overline{\overline{B Y T E}}=V_{I L}\right)$.
The address range is $\mathrm{A}_{19}$ : $\mathrm{A}_{0}$ if in word mode ( $\overline{\mathrm{BYTE}}=\mathrm{V}_{\boldsymbol{\prime}}$ ).

## MBM29DL16XTD/BD-70/90

Sector Group Address Table (MBM29DL16XTD)
(Top Boot Block)

| Sector Group | $\mathrm{A}_{19}$ | A18 | A 17 | $\mathrm{A}_{16}$ | $\mathrm{A}_{15}$ | $\mathrm{A}_{14}$ | $\mathrm{A}_{13}$ | $\mathrm{A}_{12}$ | Sectors |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGAO | 0 | 0 | 0 | 0 | 0 | X | X | X | SAO |
| SGA1 | 0 | 0 | 0 | 0 | 1 | X | X | X | SA1 to SA3 |
|  | 0 | 0 | 0 | 1 | 0 | X | X | X |  |
|  | 0 | 0 | 0 | 1 | 1 | X | X | X |  |
| SGA2 | 0 | 0 | 1 | X | X | X | X | X | SA4 to SA7 |
| SGA3 | 0 | 1 | 0 | X | X | X | X | X | SA8 to SA11 |
| SGA4 | 0 | 1 | 1 | X | X | X | X | X | SA12 to SA15 |
| SGA5 | 1 | 0 | 0 | X | X | X | X | X | SA16 to SA19 |
| SGA6 | 1 | 0 | 1 | X | X | X | X | X | SA20 to SA23 |
| SGA7 | 1 | 1 | 0 | X | X | X | X | X | SA24 to SA27 |
| SGA8 | 1 | 1 | 1 | 0 | 0 | X | X | X | SA28 to SA30 |
|  | 1 | 1 | 1 | 0 | 1 | X | X | X |  |
|  | 1 | 1 | 1 | 1 | 0 | X | X | X |  |
| SGA9 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | SA31 |
| SGA10 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | SA32 |
| SGA11 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | SA33 |
| SGA12 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | SA34 |
| SGA13 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | SA35 |
| SGA14 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | SA36 |
| SGA15 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | SA37 |
| SGA16 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | SA38 |

## MBM29DL16XTD/BD-70/90

Sector Group Address Table (MBM29DL16XBD)
(Bottom Boot Block)

| Sector Group | A19 | A18 | A 17 | $\mathrm{A}_{16}$ | $\mathrm{A}_{15}$ | $\mathrm{A}_{14}$ | A 13 | $\mathrm{A}_{12}$ | Sectors |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SA0 |
| SGA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | SA1 |
| SGA2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | SA2 |
| SGA3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | SA3 |
| SGA4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | SA4 |
| SGA5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | SA5 |
| SGA6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | SA6 |
| SGA7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | SA7 |
| SGA8 | 0 | 0 | 0 | 0 | 1 | X | X | X | SA8 to SA10 |
|  | 0 | 0 | 0 | 1 | 0 | X | X | X |  |
|  | 0 | 0 | 0 | 1 | 1 | X | X | X |  |
| SGA9 | 0 | 0 | 1 | X | X | X | X | X | SA11 to SA14 |
| SGA10 | 0 | 1 | 0 | X | X | X | X | X | SA15 to SA18 |
| SGA11 | 0 | 1 | 1 | X | X | X | X | X | SA19 to SA22 |
| SGA12 | 1 | 0 | 0 | X | X | X | X | X | SA23 to SA26 |
| SGA13 | 1 | 0 | 1 | X | X | X | X | X | SA27 to SA30 |
| SGA14 | 1 | 1 | 0 | X | X | X | X | X | SA31 to SA34 |
| SGA15 | 1 | 1 | 1 | 0 | 0 | X | X | X | SA35 to SA37 |
|  | 1 | 1 | 1 | 0 | 1 | X | X | X |  |
|  | 1 | 1 | 1 | 1 | 0 | X | X | X |  |
| SGA16 | 1 | 1 | 1 | 1 | 1 | X | X | X | SA38 |

## MBM29DL16XTD/BD-7090

Common Flash Memory Interface Code Table

| Description | $\mathrm{A}_{0}$ to $\mathrm{A}_{6}$ | $\mathrm{DQ}_{0}$ to $\mathrm{DQ}_{15}$ | Description | $\mathrm{A}_{0}$ to $\mathrm{A}_{6}$ | DQ ${ }_{0}$ to $\mathrm{DQ}_{15}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Query-unique ASCII string "QRY" | $\begin{aligned} & \text { 10h } \\ & 11 \mathrm{~h} \\ & 12 \mathrm{~h} \end{aligned}$ | 0051h 0052h 0059h | Erase Block Region 2 Information bit15 to bito : $y=$ number of sectors bit ${ }_{11}$ to bit ${ }_{16}: Z=$ size ( $Z \times 256$ bytes) | $\begin{aligned} & 31 \mathrm{~h} \\ & 32 \mathrm{~h} \\ & 33 \mathrm{~h} \end{aligned}$ | 001Eh 0000h 0000h |
| Primary OEM Command Set | 13h | 0002h |  | 34h | 0001h |
| 02h: AMD/FJ standard type | 14h | 0000h | Query-unique ASCII string"PRI" | 40h | 0050h |
| Address for Primary Extended Table | $\begin{aligned} & 15 \mathrm{~h} \\ & 16 \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \text { 0040h } \\ & \text { 0000h } \end{aligned}$ |  | 41 h 42 h | 0052h |
| Alternate OEM Command Set ( $00 \mathrm{~h}=$ not applicable) | 17h | $\begin{aligned} & \text { 0000h } \\ & 0000 \mathrm{~h} \end{aligned}$ | Major version number, ASCII <br> Minor version number, ASCII | 43h | 0031h |
|  | 18h |  |  | 44h | 0031h |
| Address for Alternate OEM Extended Table | $\begin{aligned} & \text { 19h } \\ & 1 \mathrm{Ah} \end{aligned}$ | $\begin{aligned} & \text { 0000h } \\ & \text { 0000h } \end{aligned}$ | Address Sensitive Unlock 00h = Required | 45h | 0000h |
| Vcc Min (write/erase) $\mathrm{DQ}_{7}$ to $\mathrm{DQ}_{4}: 1 \mathrm{~V}$, $\mathrm{DQ}_{3}$ to $\mathrm{DQ}_{0}: 100 \mathrm{mV}$ | 1Bh | 0027h | Erase Suspend 02h = To Read \& Write | 46h | 0002h |
|  |  |  | Sector Protection 00h = Not Supported $X=$ Number of sectors in per group | 47h | 0001h |
| Vcc Max (write/erase) $\mathrm{DQ}_{7}$ to $\mathrm{DQ}_{4}$ : 1 V , $\mathrm{DQ}_{3}$ to $\mathrm{DQ}_{0}: 100 \mathrm{mV}$ | 1Ch | 0036h |  |  |  |
| V PP Min voltage | 1Dh | 0000h | Sector Temporary Unprotection$01 \mathrm{~h}=\text { Supported }$ | 48h | 0001h |
| VPp Max voltage | 1Eh | 0000h |  |  |  |
| Typical timeout per single byte/ | 1Fh | 0004h | Sector Protection Algorithm | 49h | 0004h |
| word write $2^{N} \mu \mathrm{~s}$ |  |  | Number of Sector for Bank 2 00h = Not Supported <br> 1Fh $=$ MBM29DL161TD <br> 1Ch = MBM29DL162TD <br> 18h = MBM29DL163TD <br> 10h = MBM29DL164TD <br> 1Fh = MBM29DL161BD <br> 1Ch $=$ MBM29DL162BD <br> 18h = MBM29DL163BD <br> 10h = MBM29DL164BD | 4Ah | 00XXh |
| Typical timeout for Min size buffer write $2^{N} \mu \mathrm{~s}$ | 20h | 0000h |  |  |  |
| Typical timeout per individual sector erase $2^{\mathrm{N}} \mathrm{ms}$ | 21h | 000Ah |  |  |  |
| Typical timeout for full chip erase $2^{\mathrm{N}} \mathrm{ms}$ | 22h | 0000h |  |  |  |
| Max timeout for byte/word write $2^{\mathrm{N}}$ times typical | 23h | 0005h |  |  |  |
| Max timeout for buffer write $2^{\mathrm{N}}$ times typical | 24h | 0000h | Burst Mode Type 00h = Not Supported | 4Bh | 0000h |
| times typical <br> Max timeout per individual sector erase $2^{N}$ times typical | 25h | 0004h | Page Mode Type 00h = Not Supported | 4Ch | 0000h |
| Max timeout for full chip erase $2^{\mathrm{N}}$ times typical | 26h | 0000h | ACC (Acceleration) Supply Minimum <br> $\mathrm{DQ}_{7}$ to $\mathrm{DQ}_{4}: 1 \mathrm{~V}$, <br> $\mathrm{DQ}_{3}$ to $\mathrm{DQ}_{0}: 100 \mathrm{mV}$ | 4Dh | 0085h |
| Device Size $=2^{N}$ byte | 27h | 0015h |  |  |  |
| Flash Device Interface description $02 \mathrm{~h}: \times 8 / \times 16$ | $\begin{aligned} & 28 \mathrm{~h} \\ & 29 \mathrm{~h} \\ & \hline 2 \Delta \mathrm{~h} \end{aligned}$ | $0002 \mathrm{~h}$ 0000h | ```ACC (Acceleration) Supply Maximum \(\mathrm{DQ}_{7}\) to \(\mathrm{DQ}_{4}: 1 \mathrm{~V}\), \(\mathrm{DQ}_{3}\) to \(\mathrm{DQ}_{0}: 100 \mathrm{mV}\)``` | 4Eh | 0095h |
| Max number of bytes in multi-byte write $=2^{\mathrm{N}}$ | $\begin{aligned} & \text { 2Ah } \\ & 2 \mathrm{Bh} \end{aligned}$ | $\begin{aligned} & \text { 0000h } \\ & 0000 \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \text { Boot Type } \\ & \text { 02h = MBM29DL16XBD } \\ & \text { 03h = MBM29DL16XTD } \end{aligned}$ | 4Fh | 00XXh |
| Number of Erase Block Regions within device | 2Ch | 0002h |  |  |  |
| Erase Block Region 1 Information bit 15 to bito : $y=$ number of sectors bit ${ }_{31}$ to bit ${ }_{16}: Z=$ size ( $Z \times 256$ bytes) | $\begin{aligned} & \text { 2Dh } \\ & 2 \mathrm{Eh} \\ & 2 \mathrm{Fh} \\ & 30 \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \text { 0007h } \\ & 0000 \mathrm{~h} \\ & 0020 \mathrm{~h} \\ & 0000 \mathrm{~h} \end{aligned}$ |  |  |  |

## MBM29DL16XTD/BD-70/90

## FUNCTIONAL DESCRIPTION

## - Simultaneous Operation

MBM29DL16XTD/BD have feature, which is capability of reading data from one bank of memory while a program or erase operation is in progress in the other bank of memory (simultaneous operation), in addition to the conventional features (read, program, erase, erase-suspend read, and erase-suspend program). The bank selection can be selected by bank address ( $\mathrm{A}_{15}$ to $\mathrm{A}_{19}$ ) with zero latency.
The MBM29DL161TD/BD have two banks which contain
Bank 1 ( $8 \mathrm{~KB} \times$ eight sectors) and Bank 2 ( $64 \mathrm{~KB} \times$ thirty-one sectors).
The MBM29DL162TD/BD have two banks which contain
Bank 1 ( $8 \mathrm{~KB} \times$ eight sectors, $64 \mathrm{~KB} \times$ three sectors) and Bank 2 ( $64 \mathrm{~KB} \times$ twenty eight sectors).
The MBM29DL163TD/BD have two banks which contain
Bank 1 ( $8 \mathrm{~KB} \times$ eight sectors, $64 \mathrm{~KB} \times$ seven sectors) and Bank 2 ( $64 \mathrm{~KB} \times$ twenty four sectors).
The MBM29DL164TD/BD have two banks which contain
Bank 1 ( $8 \mathrm{~KB} \times$ eight sectors, $64 \mathrm{~KB} \times$ fifteen sectors) and Bank 2 ( $64 \mathrm{~KB} \times$ sixteen sectors).
The simultaneous operation can not execute multi-function mode in the same bank. "Simultaneous Operation Table" shows combination to be possible for simultaneous operation. (Refer to "(8) Bank-to-bank Read/Write Timing Diagram" in ■TIMING DIAGRAM.)

Simultaneous Operation Table

| Case | Bank 1 Status | Bank 2 Status |
| :---: | :---: | :---: |
| 1 | Read mode | Read mode |
| 2 | Read mode | Autoselect mode |
| 3 | Read mode | Program mode |
| 4 | Read mode | Erase mode ${ }^{*}$ |
| 5 | Autoselect mode | Read mode |
| 6 | Program mode | Read mode |
| 7 | Erase mode * | Read mode |

*: An erase operation may also be supended to read from or program to a sector not being erased.

## - Read Mode

The MBM29DL16XTD/BD have two control functions which must be satisfied in order to obtain data at the outputs. $\overline{\mathrm{CE}}$ is the power control and should be used for a device selection. $\overline{\mathrm{OE}}$ is the output control and should be used to gate data to the output pins if a device is selected.
Address access time (tacc) is equal to the delay from stable addresses to valid output data. The chip enable access time (tcE) is the delay from stable addresses and stable $\overline{\mathrm{CE}}$ to valid data at the output pins. The output enable access time is the delay from the falling edge of $\overline{\mathrm{OE}}$ to valid data at the output pins. (Assuming the addresses have been stable for at least tacc-toe time.) When reading out a data without changing addresses after power-up, it is necessary to input hardware reset or to change CE pin from "H" or "L"

- Standby Mode

There are two ways to implement the standby mode on the MBM29DL16XTD/BD devices, one using both the $\overline{\mathrm{CE}}$ and $\overline{\mathrm{RESET}}$ pins; the other via the RESET pin only.
When using both pins, a CMOS standby mode is achieved with $\overline{\mathrm{CE}}$ and $\overline{\mathrm{RESET}}$ inputs both held at V cc $\pm 0.3 \mathrm{~V}$. Under this condition the current consumed is less than $5 \mu \mathrm{~A}$ Max. During Embedded Algorithm operation, Vcc active current ( Iccc ) is required even $\mathrm{CE}=\mathrm{H}$ ". The device can be read with standard access time (tcE) from either of these standby modes.

## MBM29DL16XTD/BD-7090

When using the $\overline{\text { RESET }}$ pin only, a CMOS standby mode is achieved with $\overline{\text { RESET input held at } V_{\text {ss }} \pm 0.3 \mathrm{~V}}$ ( $\overline{C E}=$ " H " or " L "). Under this condition the current is consumed is less than $5 \mu \mathrm{~A}$ Max. Once the RESET pin is taken high, the device requires trн of wake up time before outputs are valid for read access.
In the standby mode the outputs are in the high impedance state, independent of the $\overline{\mathrm{OE}}$ input.

## - Automatic Sleep Mode

There is a function called automatic sleep mode to restrain power consumption during read-out of MBM29DL16XTD/BD data. This mode can be used effectively with an application requested low power consumption such as handy terminals.
To activate this mode, MBM29DL16XTD/BD automatically switch themselves to low power mode when MBM29DL16XTD/BD addresses remain stably during access fine of 150 ns . It is not necessary to control $\overline{\mathrm{CE}}$, $\overline{\mathrm{WE}}$, and $\overline{\mathrm{OE}}$ on the mode. Under the mode, the current consumed is typically $1 \mu \mathrm{~A}$ (CMOS Level).
During simultaneous operation, Vcc active current (lccz) is required.
Since the data are latched during this mode, the data are read-out continuously. If the addresses are changed, the mode is canceled automatically and MBM29DL16XTD/BD read-out the data for changed addresses.

## - Output Disable

With the $\overline{\mathrm{OE}}$ input at a logic high level $\left(\mathrm{V}_{\boldsymbol{H}}\right)$, output from the devices are disabled. This will cause the output pins to be in a high impedance state.

## - Autoselect

The autoselect mode allows the reading out of a binary code from the devices and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the devices to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the devices.
To activate this mode, the programming equipment must force $\mathrm{V}_{\mathrm{ID}}(11.5 \mathrm{~V}$ to 12.5 V ) on address pin A . Two identifier bytes may then be sequenced from the devices outputs by toggling address $A_{0}$ from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\boldsymbol{I} \text {. }}$. All addresses are DON'T CARES except $\mathrm{A}_{0}, \mathrm{~A}_{1}$, and $\mathrm{A}_{6}\left(\mathrm{~A}_{-1}\right)$. (See "MBM29DL16XTD/BD User Bus Operations Tables ( $\overline{B Y T E}=\mathrm{V}_{\mathrm{H}}$ and $\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathrm{LL}}$ )" in ■DEVICE BUS OPERATION.)
The manufacturer and device codes may also be read via the command register, for instances when the MBM29DL16XTD/BD are erased or programmed in a system without access to high voltage on the A9 pin. The command sequence is illustrated in "MBM29DL16XTD/BD Command Definitions Table" (in ■DEVICE BUS OPERATION). (Refer to Autoselect Command section.)
Byte $0\left(\mathrm{~A}_{0}=\mathrm{V}_{\mathrm{L}}\right)$ represents the manufacturer's code (Fujitsu $=04 \mathrm{~h}$ ) and word $1\left(\mathrm{~A}_{0}=\mathrm{V}_{\boldsymbol{H}}\right)$ represents the device identifier code (MBM29DL161TD $=36 \mathrm{~h}$ and MBM29DL161BD $=39 \mathrm{~h}$ for $\times 8$ mode; MBM29DL161TD $=2236 \mathrm{~h}$ and MBM29DL161BD $=2239 \mathrm{~h}$ for $\times 16$ mode $),($ MBM29DL162TD $=2$ Dh and MBM29DL162BD $=2$ Eh for $\times 8$ mode; MBM29DL162TD $=222 \mathrm{Dh}$ and MBM29DL162BD $=222 \mathrm{Eh}$ for $\times 16$ mode $),($ MBM29DL163TD $=28 \mathrm{~h}$ and MBM29DL163BD $=2$ Bh for $\times 8$ mode; MBM29DL163TD $=2228 \mathrm{~h}$ and MBM29DL163BD $=222 B h$ for $\times 16$ mode $)$, (MBM29DL164TD $=33 \mathrm{~h}$ and MBM29DL164BD $=35 \mathrm{~h}$ for $\times 8$ mode; MBM29DL164TD $=2233 \mathrm{~h}$ and MBM29DL164BD $=2235 \mathrm{~h}$ for $\times 16$ mode). These two bytes/words are given in "MBM29DL161TD/BD, MBM29DL162TD/BD, MBM29DL163TD/BD and MBM29DL164TD/BD Sector Group Protection Verify Autoselect Codes Tables" and these "Extended Autoselect Code Tables" in ■DEVICE BUS OPERATION. All identifiers for manufactures and device will exhibit odd parity with DQ7 defined as the parity bit. In order to read the proper device codes when executing the autoselect, A must be Vı. (See "MBM29DL161TD/BD, MBM29DL162TD/BD, MBM29DL163TD/BD and MBM29DL164TD/BD Sector Group Protection Verify Autoselect Codes Tables" and these "Extended Autoselect Code Tables" in ©DEVICE BUS OPERATION.) In case of applying $\mathrm{V}_{\mathrm{ID}}$ on $\mathrm{A}_{9}$, since both Bank 1 and Bank 2 enters Autoselect mode, the simultenous operation can not be executed.

## MBM29DL16XTD/BD-7090

## - Write

Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device.
The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The command register is written by bringing $\overline{\mathrm{WE}}$ to $\mathrm{V}_{\mathrm{LL}}$, while $\overline{\mathrm{CE}}$ is at $\mathrm{V}_{\mathrm{IL}}$ and $\overline{\mathrm{OE}}$ is at $\mathrm{V}_{\mathrm{H}}$. Addresses are latched on the falling edge of $\overline{W E}$ or $\overline{C E}$, whichever happens later; while data is latched on the rising edge of $\overline{W E}$ or $\overline{C E}$, whichever happens first. Standard microprocessor write timings are used.
Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters.

## - Sector Group Protection

The MBM29DL16XTD/BD feature hardware sector group protection. This feature will disable both program and erase operations in any combination of seventeen sector groups of memory. (See "Sector Group Addresses (MBM29DL16XTD/BD) Tables" in ■FLEXIBLE SECTOR-ERASE ARCHITECTURE). The sector group protection feature is enabled using programming equipment at the user's site. The device is shipped with all sector groups unprotected.
To activate this mode, the programming equipment must force $\mathrm{V}_{\mathrm{ID}}$ on address pin $\mathrm{A}_{9}$ and control pin $\overline{\mathrm{OE}}$, (suggest $\mathrm{V}_{10}=11.5 \mathrm{~V}$ ), $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{LL}}$ and $\mathrm{A}_{0}=\mathrm{A}_{6}=\mathrm{V}_{\mathrm{LL}}, \mathrm{A}_{1}=\mathrm{V}_{14}$. The sector group addresses ( $\mathrm{A}_{19}, \mathrm{~A}_{18}, \mathrm{~A}_{17}, \mathrm{~A}_{16}, \mathrm{~A}_{15}, \mathrm{~A}_{14}, \mathrm{~A}_{13}$, and $A_{12}$ ) should be set to the sector to be protected. "Sector Address Tables (MBM29DL161TD/BD, MBM29DL162TD/BD, MBM29DL163TD/BD, MBM29DL164TD/BD)" in ■FLEXIBLE SECTOR-ERASE ARCHITECTURE define the sector address for each of the thirty nine (39) individual sectors, and "Sector Group Addresses (MBM29DL16XTD/BD) Tables" in $\quad$ FLEXIBLE SECTOR-ERASE ARCHITECTURE define the sector group address for each of the seventeen (17) individual group sectors. Programming of the protection circuitry begins on the falling edge of the WE pulse and is terminated with the rising edge of the same. Sector group addresses must be held constant during the WE pulse. See "(15) AC Waveforms for Sector Group Protection" in ■TIMING DIAGRAM and "(5) Sector Group Protection Algorithm" in ■FLOW CHART for sector group protection waveforms and algorithm.
To verify programming of the protection circuitry, the programming equipment must force $\mathrm{V}_{\text {ID }}$ on address pin $\mathrm{A}_{9}$ with $\overline{\mathrm{CE}}$ and $\overline{\mathrm{OE}}$ at $\mathrm{V}_{12}$ and $\overline{\mathrm{WE}}$ at $\mathrm{V}_{14}$. Scanning the sector group addresses ( $\mathrm{A}_{19}, \mathrm{~A}_{18}, \mathrm{~A}_{17}, \mathrm{~A}_{16}, \mathrm{~A}_{15}, \mathrm{~A}_{14}, \mathrm{~A}_{13}$, and $A_{12}$ ) while $\left(A_{6}, A_{1}, A_{0}\right)=(0,1,0)$ will produce a logical " 1 " code at device output $D Q_{0}$ for a protected sector. Otherwise the device will produce " 0 " for unprotected sector. In this mode, the lower order addresses, except for $A_{0}, A_{1}$, and $A_{6}$ are DON'T CARES. Address locations with $A_{1}=V_{I L}$ are reserved for Autoselect manufacturer and device codes. A-1 requires to apply to VII on byte mode.
It is also possible to determine if a sector group is protected in the system by writing an Autoselect command. Performing a read operation at the address location XX02h, where the higher order addresses ( $\mathrm{A}_{19}, \mathrm{~A}_{18}, \mathrm{~A}_{17}, \mathrm{~A}_{16}$, $\mathrm{A}_{15}, \mathrm{~A}_{14}, \mathrm{~A}_{13}$, and $\mathrm{A}_{12}$ ) are the desired sector group address will produce a logical "1" at $\mathrm{DQ}_{0}$ for a protected sector group. See "MBM29DL161TD/BD, MBM29DL162TD/BD, MBM29DL163TD/BD and MBM29DL164TD/BD Sector Group Protection Verify Autoselect Codes Tables" and these "Extended Autoselect Code Tables" in ■DEVICE BUS OPERATION for Autoselect codes.

## - Temporary Sector Group Unprotection

This feature allows temporary unprotection of previously protected sector groups of the MBM29DL16XTD/BD devices in order to change data. The Sector Group Unprotection mode is activated by setting the RESET pin to high voltage (VID). During this mode, formerly protected sector groups can be programmed or erased by selecting the sector group addresses. Once the $\mathrm{V}_{\mathrm{I}}$ is taken away from the RESET pin, all the previously protected sector groups will be protected again. Refer to "(16) Temporary Sector Group Unprotection Timing Diagram" in $\begin{gathered}\text { TIMING }\end{gathered}$ DIAGRAM and "(6) Temporary Sector Group Unprotection Algorithm" in ■FLOW CHART.

## MBM29DL16XTD/BD-7090

## - RESET

## Hardware Reset

The MBM29DL16XTD/BD devices may be reset by driving the RESET pin to VIL. The RESET pin has a pulse requirement and has to be kept low (VI) for at least "trp" in order to properly reset the internal state machine. Any operation in the process of being executed will be terminated and the internal state machine will be reset to the read mode "tready" after the RESET pin is driven low. Furthermore, once the RESET pin goes high, the devices require an additional "tra" before it will allow read access. When the RESET pin is low, the devices will be in the standby mode for the duration of the pulse and all the data output pins will be tri-stated. If a hardware reset occurs during a program or erase operation, the data at that particular location will be corrupted. Please note that the RY/BY output signal should be ignored during the RESET pulse. See "(11) RESET, RY/BY Timing Diagram" in ■TIMING DIAGRAM for the timing diagram. Refer to Temporary Sector Group Unprotection for additional functionality.

## - Boot Block Sector Protection

The Write Protect function provides a hardware method of protecting certain boot sectors without using $\mathrm{V}_{10}$. This function is one of two provided by the WP/ACC pin.
If the system asserts VIL on the WP/ACC pin, the device disables program and erase functions in the two "outermost" 8K byte boot sectors (MBM29DL16XTD: SA37 and SA38, MBM29DL16XBD: SA0 and SA1) independently of whether those sectors were protected or unprotected using the method described in "Sector Group Protection". The two outermost 8 K byte boot sectors are the two sectors containing the lowest addresses in a bottom-boot-configured device, or the two sectors containing the highest addresses in a top-boot-congfigured device.
If the system asserts $\mathrm{V}_{\text {H }}$ on the $\overline{\mathrm{WP}} / \mathrm{ACC}$ pin, the device reverts to whether the two outermost 8 K byte boot sectors were last set to be protected or unprotected. That is, sector group protection or unprotection for these two sectors depends on whether they were last protected or unprotected using the method described in "Sector Group Protection".

## - Accelerated Program Operation

MBM29DL16XTD/BD offers accelerated program operation which enables the programming in high speed. If the system asserts VACc to the WP/ACC pin, the device automatically enters the acceleration mode and the time required for program operation will reduce to about $60 \%$. This function is primarily intended to allow high speed program, so caution is needed as the sector group will temporarily be unprotected.
The system would use a fact program command sequence when programming during acceleration mode.
Set command to fast mode and reset command from fast mode are not necessary. When the device enters the acceleration mode, the device automatically set to fast mode. Therefore, the pressent sequence could be used for programming and detection of completion during acceleration mode.
Removing VAcc from the $\overline{\mathrm{WP} / A C C}$ pin returns the device to normal operation. Do not remove VACc from $\overline{\mathrm{WP}} /$ ACC pin while programming. See "(18) Accelerated Program Timing Diagram" in ■TIMING DIAGRAM. Erase operation at Acceleration mode is strictly prohibited.

## MBM29DL16XTD/BD-70/90

## ■ COMMAND DEFINITIONS

Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the devices to the read mode. Some commands are required Bank Address (BA) input. When command sequences are inputed to bank being read, the commands have priority than reading. "MBM29DL16XTD/BD Command Definitions Table" in ■DEVICE BUS OPERATION defines the valid register command sequences. Note that the Erase Suspend (BOh) and Erase Resume (30h) commands are valid only while the Sector Erase operation is in progress. Also the Program Suspend (B0h) and Program Resume (30h) commands are valid only while the Program operation is in progress. Moreover both Read/Reset commands are functionally equivalent, resetting the device to the read mode. Please note that commands are always written at DQ ${ }^{2}$ to $D_{7}$ and $\mathrm{DQ}_{8}$ to $\mathrm{DQ}_{15}$ bits are ignored.

## - Read/Reset Command

In order to return from Autoselect mode or Exceeded Timing Limits ( $\mathrm{DQ}_{5}=1$ ) to Read/Reset mode, the Read/ Reset operation is initiated by writing the Read/Reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The devices remain enabled for reads until the command register contents are altered.
The devices will automatically power-up in the Read/Reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters.

## - Autoselect Command

Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacture and device codes must be accessible while the devices reside in the target system. PROM programmers typically access the signature codes by raising $A 9$ to a high voltage. However, multiplexing high voltage onto the address lines is not generally desired system design practice.
The device contains an Autoselect command operation to supplement traditional PROM programming methodology. The operation is initiated by writing the Autoselect command sequence into the command register.
The Autoselect command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle that contains the bank address (BA) and the Autoselect command. Then the manufacture and device codes can be read from the bank, and an actual data of memory cell can be read from the another bank.
Following the command write, a read cycle from address (BA)00h retrieves the manufacture code of 04h. A read cycle from address (BA)01h for $\times 16((\mathrm{BA}) 02 \mathrm{~h}$ for $\times 8$ ) returns the device code (MBM29DL161TD $=36 \mathrm{~h}$ and MBM29DL161BD $=39 \mathrm{~h}$ for $\times 8$ mode; MBM29DL161TD $=2236 \mathrm{~h}$ and MBM29DL161BD $=2239 \mathrm{~h}$ for $\times 16$ mode), (MBM29DL162TD $=2 \mathrm{Dh}$ and MBM29DL162BD $=2$ Eh for $\times 8$ mode; MBM29DL162TD $=222 \mathrm{Dh}$ and MBM29DL162BD $=222 \mathrm{Eh}$ for $\times 16$ mode $),($ MBM29DL163TD $=28 \mathrm{~h}$ and MBM29DL163BD $=2 \mathrm{Bh}$ for $\times 8$ mode; MBM29DL163TD $=2228 \mathrm{~h}$ and MBM29DL163BD $=222 \mathrm{Bh}$ for $\times 16$ mode), (MBM29DL164TD $=33 \mathrm{~h}$ and MBM29DL164BD $=35 \mathrm{~h}$ for $\times 8$ mode; MBM29DL164TD $=2233 \mathrm{~h}$ and MBM29DL164BD $=2235 \mathrm{~h}$ for $\times 16$ mode). (See "MBM29DL161TD/BD, MBM29DL162TD/BD, MBM29DL163TD/BD and MBM29DL164TD/BD Sector Group Protection Verify Autoselect Codes Tables" and these "Extended Autoselect Code Tables" in ■DEVICE BUS OPERATION.)
All manufacturer and device codes will exhibit odd parity with $\mathrm{DQ}_{7}$ defined as the parity bit. Sector state (protection or unprotection) will be informed by address $(B A) 02 h$ for $\times 16((B A) 04 h$ for $\times 8)$. Scanning the sector group addresses ( $A_{19}, A_{18}, A_{17}, A_{16}, A_{15}, A_{14}, A_{13}$, and $A_{12}$ ) while $\left(A_{6}, A_{1}, A_{0}\right)=(0,1,0)$ will produce a logical " 1 " at device output $\mathrm{DQ}_{0}$ for a protected sector group. The programming verification should be performed by verify sector group protection on the protected sector. (See "MBM29DL16XTD/BD User Bus Operations Tables ( $\overline{\mathrm{BYTE}}=\mathrm{V}_{\boldsymbol{\prime}}$ and $\overline{\text { BYTE }}=\mathrm{V}_{\mathrm{LL}}$ )" in ■DEVICE BUS OPERATION.)
The manufacture and device codes can be allowed reading from selected bank. To read the manufacture and device codes and sector group protection status from non-selected bank, it is necessary to write Read/Reset command sequence into the register and then Autoselect command should be written into the bank to be read.

## MBM29DL16XTD/BD-7090

If the software (program code) for Autoselect command is stored into the Flash memory, the device and manufacture codes should be read from the other bank where is not contain the software.
To terminate the operation, it is necessary to write the Read/Reset command sequence into the register, and also to write the Autoselect command during the operation, execute it after writing Read/Reset command sequence.

## - Byte/Word Programming

The devices are programmed on a byte-by-byte (or word-by-word) basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$, whichever happens later and the data is latched on the rising edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$, whichever happens first. The rising edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$ (whichever happens first) begins programming. Upon executing the Embedded Program Algorithm command sequence, the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin.
The system can determine the status of the program operation by using DQ7 ( $\overline{\text { Data }}$ Polling), DQ ${ }_{6}$ (Toggle Bit), or RY/BY. The Data Polling and Toggle Bit must be performed at the memory location which is being programmed.
The automatic programming operation is completed when the data on $\mathrm{DQ}_{7}$ is equivalent to data written to this bit at which time the devices return to the read mode and addresses are no longer latched. (See "Hardware Sequence Flags Table".) Therefore, the devices require that a valid address to the devices be supplied by the system at this particular instance of time. Hence, Data Polling must be performed at the memory location which is being programmed.
Any commands written to the chip during this period will be ignored. If hardware reset occurs during the programming operation, it is impossible to guarantee the data are being written.
Programming is allowed in any sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a "1". Attempting to do so may either hang up the device or result in an apparent success according to the data polling algorithm but a read from Read/Reset mode will show that the data is still " 0 ". Only erase operations can convert " 0 "s to " 1 "s.
"(1) Embedded Program ${ }^{\text {TM }}$ Algorithm" in ■FLOW CHART illustrates the Embedded Program ${ }^{\text {TM }}$ Algorithm using typical command strings and bus operations.

## - Chip Erase

Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command.
Chip erase does not require the user to program the device prior to erase. Upon executing the Embedded Erase Algorithm command sequence the devices will automatically program and verify the entire memory for an all zero data pattern prior to electrical erase (Preprogram function). The system is not required to provide any controls or timings during these operations.
The system can determine the status of the erase operation by using DQ7 (Data Polling), DQ6 (Toggle Bit), or $\mathrm{RY} / \overline{\mathrm{BY}}$. The chip erase begins on the rising edge of the last $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$, whichever happens first in the command sequence and terminates when the data on $\mathrm{DQ}_{7}$ is " 1 " (See Write Operation Status section.) at which time the device returns to read the mode.
Chip Erase Time; Sector Erase Time $\times$ All sectors + Chip Program Time (Preprogramming)
"(2) Embedded Erase ${ }^{\text {TM }}$ Algorithm" in ■FLOW CHART illustrates the Embedded Erase ${ }^{\text {TM }}$ Algorithm using typical command strings and bus operations.

## MBM29DL16XTD/BD-70/90

## - Sector Erase

Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the Sector Erase command. The sector address (any address location within the desired sector) is latched on the falling edge of $\overline{C E}$ or $\overline{W E}$ whichever happens later, while the command (Data $=30 \mathrm{~h}$ ) is latched on the rising edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$ which happens first. After time-out of "tтow" from the rising edge of the last sector erase command, the sector erase operation will begin.
Multiple sectors may be erased concurrently by writing the six bus cycle operations on "MBM29DL16XTD/BD Command Definitions Table" in ■DEVICE BUS OPERATION. This sequence is followed with writes of the Sector Erase command to addresses in other sectors desired to be concurrently erased. The time between writes must be less than "ttow" otherwise that command will not be accepted and erasure will start. It is recommended that processor interrupts be disabled during this time to guarantee this condition. The interrupts can be re-enabled after the last Sector Erase command is written. A time-out of "ttow" from the rising edge of last $\overline{\mathrm{CE}}$ or $\overline{W E}$ whichever happens first will initiate the execution of the Sector Erase command(s). If another falling edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$, whichever happens first occurs within the "ttow" time-out window the timer is reset. (Monitor DQ ${ }_{3}$ to determine if the sector erase timer window is still open, see section $\mathrm{DQ}_{3}$, Sector Erase Timer.) Any command other than Sector Erase or Erase Suspend during this time-out period will reset the devices to the read mode, ignoring the previous command string. Resetting the devices once execution has begun will corrupt the data in the sector. In that case, restart the erase on those sectors and allow them to complete. (Refer to the Write Operation Status section for Sector Erase Timer operation.) Loading the sector erase buffer may be done in any sequence and with any number of sectors (0 to 38).
Sector erase does not require the user to program the devices prior to erase. The devices automatically program all memory locations in the sector(s) to be erased prior to electrical erase (Preprogram function). When erasing a sector or sectors the remaining unselected sectors are not affected. The system is not required to provide any controls or timings during these operations.
The system can determine the status of the erase operation by using DQ ( $\overline{\text { Data Polling), } \mathrm{DQ}_{6} \text { (Toggle Bit), or }}$ RY/BY.
The sector erase begins after the "tтow" time out from the rising edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$ whichever happens first for the last sector erase command pulse and terminates when the data on $\mathrm{DQ}_{7}$ is "1" (See Write Operation Status section.) at which time the devices return to the read mode. Data polling and Toggle Bit must be performed at an address within any of the sectors being erased.
Multiple Sector Erase Time; [Sector Erase Time + Sector Program Time (Preprogramming)] $\times$ Number of Sector Erase
In case of multiple sector erase across bank boundaries, a read from bank (read-while-erase) can not performe.
"(2) Embedded Erase ${ }^{T M}$ Algorithm" in ■FLOW CHART illustrates the Embedded Erase ${ }^{T M}$ Algorithm using typical command strings and bus operations.

## - Erase Suspend/Resume

The Erase Suspend command allows the user to interrupt a Sector Erase operation and then perform data reads from or programs to a sector not being erased. This command is applicable ONLY during the Sector Erase operation which includes the time-out period for sector erase. The Erase Suspend command will be ignored if written during the Chip Erase operation or Embedded Program Algorithm. Writting the Erase Suspend command (B0h) during the Sector Erase time-out results in immediate termination of the time-out period and suspension of the erase operation.
Writing the Erase Resume command (30h) resumes the erase operation. The bank addresses of sector being erasing or suspending should be set when writting the Erase Suspend or Erase Resume command.
When the Erase Suspend command is written during the Sector Erase operation, the device will take a maximum of "tspo" to suspend the erase operation. When the devices have entered the erase-suspended mode, the RY/ $\overline{B Y}$ output pin will be at $\mathrm{Hi}-\mathrm{Z}$ and the $\mathrm{DQ}_{7}$ bit will be at logic " 1 ", and $\mathrm{DQ}_{6}$ will stop toggling. The user must use the address of the erasing sector for reading $D_{6}$ and $D_{7}$ to determine if the erase operation has been suspended. Further writes of the Erase Suspend command are ignored.

## MBM29DL16XTD/BD-7090

When the erase operation has been suspended, the devices default to the erase-suspend-read mode. Reading data in this mode is the same as reading from the standard read mode except that the data must be read from sectors that have not been erase-suspended. Successively reading from the erase-suspended sector while the device is in the erase-suspend-read mode will cause DQ2 to toggle. (See the section on DQ2.)
After entering the erase-suspend-read mode, the user can program the device by writing the appropriate command sequence for Program. This program mode is known as the erase-suspend-program mode. Again, programming in this mode is the same as programming in the regular Program mode except that the data must be programmed to sectors that are not erase-suspended. Successively reading from the erase-suspended sector while the devices are in the erase-suspend-program mode will cause $\mathrm{DQ}_{2}$ to toggle. The end of the erasesuspended Program operation is detected by the RY/ $\overline{B Y}$ output pin, Data polling of DQ ${ }_{7}$ or by the Toggle Bit I (DQ6) which is the same as the regular Program operation. Note that $\mathrm{DQ}_{7}$ must be read from the Program address while $\mathrm{DQ}_{6}$ can be read from any address within bank being erase-suspended.
To resume the operation of Sector Erase, the Resume command (30h) should be written to the bank being erase suspended. Any further writes of the Resume command at this point will be ignored. Another Erase Suspend command can be written after the chip has resumed erasing.

## - Extended Command

(1) Fast Mode

MBM29DL16XTD/BD has Fast Mode function. This mode dispenses with the initial two unclock cycles required in the standard program command sequence by writing Fast Mode command into the command register. In this mode, the required bus cycle for programming is two cycles instead of four bus cycles in standard program command. (Do not write erase command in this mode.) The read operation is also executed after exiting this mode. To exit this mode, it is necessary to write Fast Mode Reset command into the command register. The first cycle must contain the bank address. (Refer to "(8) Embedded Program ${ }^{\text {TM }}$ Algorithm for Fast Mode" in ■FLOW CHART.) The V Vcc active current is required even $\overline{\mathrm{CE}}=\mathrm{V}_{\boldsymbol{H}}$ during Fast Mode.
(2) Fast Programming

During Fast Mode, the programming can be executed with two bus cycles operation. The Embedded Program Algorithm is executed by writing program set-up command (AOh) and data write cycles (PA/PD). (Refer to "(8) Embedded Program ${ }^{\text {TM }}$ Algorithm for Fast Mode" in ■FLOW CHART.)
(3) Extended Sector Group Protection

In addition to normal sector group protection, the MBM29DL16XTD/BD has Extended Sector Group Protection as extended function. This function enable to protect sector group by forcing VID on RESET pin and write a command sequence. Unlike conventional procedure, it is not necessary to force $V_{10}$ and control timing for control pins. The extended sector group protection requires $\mathrm{V}_{\text {ID }}$ on RESET pin only. With this condition, the operation is initiated by writing the set-up command ( 60 h ) into the command register. Then, the sector group addresses pins ( $\mathrm{A}_{19}, \mathrm{~A}_{18}, \mathrm{~A}_{17}, \mathrm{~A}_{16}, \mathrm{~A}_{15}, \mathrm{~A}_{14}, \mathrm{~A}_{13}$ and $\mathrm{A}_{12}$ ) and ( $\left.\mathrm{A}_{6}, \mathrm{~A}_{1}, \mathrm{~A}_{0}\right)=(0,1,0)$ should be set to the sector group to be protected (recommend to set $\mathrm{V}_{ı}$ for the other addresses pins), and write extended sector group protection command ( 60 h ). A sector group is typically protected in $250 \mu \mathrm{~s}$. To verify programming of the protection circuitry, the sector group addresses pins ( $\mathrm{A}_{19}, \mathrm{~A}_{18}, \mathrm{~A}_{17}, \mathrm{~A}_{16}, \mathrm{~A}_{15}, \mathrm{~A}_{14}, \mathrm{~A}_{13}$ and $A_{12}$ ) and $\left(A_{6}, A_{1}, A_{0}\right)=(0,1,0)$ should be set and write a command ( 40 h ). Following the command write, a logical " 1 " at device output $\mathrm{DQ}_{0}$ will produce for protected sector in the read operation. If the output data is logical "0", please repeat to write extended sector group protection command (60h) again. To terminate the operation, it is necessary to set RESET pin to Vін. (Refer to "(17) Extended Sector Group Protection Timing Diagram" in ■TIMING DIAGRAM and "(7) Extended Sector Group Protection Algorithm" in ■FLOW CHART.)
(4) CFI (Common Flash Memory Interface)

The CFI (Common Flash Memory Interface) specification outlines device and host system software interrogation handshake which allows specific vendor-specified software algorithms to be used for entire families of devices. This allows device-independent, JEDEC ID-independent, and forward-and backwardcompatible software support for the specified flash device families. Refer to CFI specification in detail.
The operation is initiated by writing the query command (98h) into the command register. The bank address should be set when writing this command. Then the device information can be read from the bank, and an

## MBM29DL16XTD/BD-70/90


#### Abstract

actual data of memory cell be read from the another bank. Following the command write, a read cycle from specific address retrives device information. Please note that output data of upper byte ( $\mathrm{DQ}_{8}$ to $\mathrm{DQ}_{15}$ ) is " 0 " in word mode (16 bit) read. Refer to the CFI code table. To terminate operation, it is necessary to write the read/reset command sequence into the register. (See "Common Flash Memory Interface Code Table" in ■FLEXIBLE SECTOR-ERASE ARCHITECTURE.)


## - HiddenROM Region

The HiddenROM feature provides a Flash memory region that the system may access through a new command sequence. This is primarily intended for customers who wish to use an Electronic Serial Number (ESN) in the device with the ESN protected against modification. Once the HiddenROM region is protected, any further modification of that region is impossible. This ensures the security of the ESN once the product is shipped to the field.
The HiddenROM region is 64 K bytes in length and is stored at the same address of the $8 \mathrm{~KB} \times 8$ sectors. The MBM29DL16XTD occupies the address of the byte mode 1F0000h to 1FFFFFh (word mode 0F8000h to 0FFFFFh) and the MBM29DL16XBD type occupies the address of the byte mode 000000h to 00FFFFh (word mode 000000h to 007FFFh). After the system has written the Enter HiddenROM command sequence, the system may read the HiddenROM region by using the addresses normally occupied by the boot sectors. That is, the device sends all commands that would normally be sent to the boot sectors to the HiddenROM region. This mode of operation continues until the system issues the Exit HiddenROM command sequence, or until power is removed from the device. On power-up, or following a hardware reset, the device reverts to sending commands to the boot sectors.

## - HiddenROM Entry Command

MBM29DL16XTD/BD has a HiddenROM area with One Time Protect function. This area is to enter the security code and to unable the change of the code once set. Program/erase is possible in this area until it is protected. However, once it is protected, it is impossible to unprotect, so please use this with caution.
HiddenROM area is 64 K Byte and in the same address area of 8 KB sector. The address of top boot is 1 F 0000 h to 1 FFFFFh at byte mode ( 0 F8000h to 0FFFFFF at word mode) and the bottom boot is 000000h to 00FFFFh at byte mode ( 000000 h to 007FFFh at word mode). These areas are normally the boot block area ( $8 \mathrm{~KB} \times 8$ sector). Therefore, write the HiddenROM entry command sequence to enter the HiddenROM area. It is called as HiddenROM mode when the HiddenROM area appears.
Sector other than the boot block area could be read during HiddenROM mode. Read/program/earse of the HiddenROM area is possible during HiddenROM mode. Write the HiddenROM reset command sequence to exit the HiddenROM mode. The bank address of the HiddenROM should be set on the third cycle of this reset command sequence.
In case of MBM29DL161TD/BD, whose Bank 1 size is 0.5 Mbit, the simultaneous operation cannot execute multi-function mode between the HiddenROM area and Bank 2 Region.

- HiddenROM Program Command

To program the data to the HiddenROM area, write the HiddenROM program command sequence during HiddenROM mode. This command is same as the program command in the past except to write the command during HiddenROM mode. Therefore the detection of completion method is the same as in the past, using the $\mathrm{DQ}_{7}$ data poling, $\mathrm{DQ}_{6}$ toggle bit and RY/ $\overline{\mathrm{BY}}$ pin. Need to pay attention to the address to be programmed. If the address other than the HiddenROM area is selected to program, the data of the address will be changed.

## - HiddenROM Erase Command

To erase the HiddenROM area, write the HiddenROM erase command sequence during HiddenROM mode. This command is same as the sector erase command in the past except to write the command during HiddenROM mode. Therefore the detection of completion method is the same as in the past, using the DQ7 data poling, DQ6 toggle bit and RY/BY pin. Need to pay attention to the sector address to be erased. If the sector address other than the HiddenROM area is selected, the data of the sector will be changed.

## MBM29DL16XTD/BD-7090

## - HiddenROM Protect Command

There are two methods to protect the HiddenROM area. One is to write the sector group protect setup command( 60 h ), set the sector address in the HiddenROM area and ( $\left.\mathrm{A}_{6}, \mathrm{~A}_{1}, \mathrm{~A}_{0}\right)=(0,1,0)$, and write the sector group protect command( 60 h ) during the HiddenROM mode. The same command sequence could be used because except that it is in the HiddenROM mode and that it does not apply high voltage to RESET pin, it is the same as the extension sector group protect in the past. Please refer to "Function Explanation Extended Command (3) Extended Sector Group Protection" for details of extention sector group protect setting.
The other is to apply high voltage ( $\mathrm{V}_{\mathrm{ID}}$ ) to $\mathrm{A}_{9}$ and $\overline{\mathrm{OE}}$, set the sector address in the HiddenROM area and ( $\mathrm{A}_{6}$, $\left.A_{1}, A_{0}\right)=(0,1,0)$, and apply the write pulse during the HiddenROM mode. To verify the protect circuit, apply high voltage $(\mathrm{VID})$ to $\mathrm{A}_{9}$, specify $\left(\mathrm{A}_{6}, \mathrm{~A}_{1}, \mathrm{~A}_{0}\right)=(0,1,0)$ and the sector address in the HiddenROM area, and read. When " 1 " appears to $\mathrm{DQ}_{0}$, the protect setting is completed. " 0 " will appear to $\mathrm{DQ}_{0}$ if it is not protected. Please apply write pulse agian. The same command sequence could be used for the above method because other than the HiddenROM mode, it is the same as the sector group protect in the past. Please refer to "Function Explanation Sector Group Protection" for details of sector group protect setting
Other sector group will be effected if the address other than the HiddenROM area is selected for the sector group address, so please be carefull. Once it is protected, protection can not be cancelled, so please pay closest attention.

## - Write Operation Status

Detailed in "Hardware Sequence Flags Table" are all the status flags that can determine the status of the bank for the current mode operation. The read operation from the bank where is not operate Embedded Algorithm returns a data of memory cell. These bits offer a method for determining whether a Embedded Algorithm is completed properly. The information on $\mathrm{DQ}_{2}$ is address sensitive. This means that if an address from an erasing sector is consectively read, then the $\mathrm{DQ}_{2}$ bit will toggle. However, $\mathrm{DQ}_{2}$ will not toggle if an address from a nonerasing sector is consectively read. This allows the user to determine which sectors are erasing and which are not.
The status flag is not output from bank (non-busy bank) not executing Embedded Algorithm. For example, there is bank (busy bank) which is now executing Embedded Algorithm. When the read sequence is [1] <busy bank>, [2] <non-busy bank>, [3] <busy bank>, the DQ 6 is toggling in the case of [1] and [3]. In case of [2], the data of memory cell is outputted. In the erase-suspend read mode with the same read sequence, $\mathrm{DQ}_{6}$ will not be toggled in the [1] and [3].
In the erase suspend read mode, $\mathrm{DQ}_{2}$ is toggled in the [1] and [3]. In case of [2], the data of memory cell is outputted.

## MBM29DL16XTD/BD-7090

Hardware Sequence Flags Table

| Status |  |  | DQ ${ }_{7}$ | DQ6 | DQ5 | DQ3 | DQ ${ }_{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| In Progress | Embedded Program Algorithm |  | $\overline{\mathrm{DQ}}_{7}$ | Toggle | 0 | 0 | 1 |
|  | Embedded Erase Algorithm |  | 0 | Toggle | 0 | 1 | Toggle*1 |
|  | Erase <br> Suspended <br> Mode | Erase Suspend Read (Erase Suspended Sector) | 1 | 1 | 0 | 0 | Toggle |
|  |  | Erase Suspend Read (Non-Erase Suspended Sector) | Data | Data | Data | Data | Data |
|  |  | Erase Suspend Program (Non-Erase Suspended Sector) | $\overline{\mathrm{DQ}}_{7}$ | Toggle | 0 | 0 | $1^{* 2}$ |
|  | Program Suspended Mode | Program Suspend Read (Program Suspended Sector) | Data | Data | Data | Data | Data |
|  |  | Program Suspend Read (Non-Program Suspended Sector) | Data | Data | Data | Data | Data |
| Exceeded Time Limits | Embedded Program Algorithm |  | $\overline{\mathrm{DQ}}_{7}$ | Toggle | 1 | 0 | 1 |
|  | Embedded Erase Algorithm |  | 0 | Toggle | 1 | 1 | N/A |
|  | Erase Suspended Mode | Erase Suspend Program (Non-Erase Suspended Sector) | $\overline{\mathrm{DQ}}_{7}$ | Toggle | 1 | 0 | N/A |

*1 : Successive reads from the erasing or erase-suspend sector cause DQ2 to toggle.
*2 : Reading from non-erase suspend sector address will indicate logic "1" at the DQ2 bit.

- DQ ${ }_{7}$

Data Polling
The MBM29DL16XTD/BD devices feature Data Polling as a method to indicate to the host that the Embedded Algorithms are in progress or completed. During the Embedded Program Algorithm an attempt to read the devices will produce the complement of the data last written to DQ7. Upon completion of the Embedded Program Algorithm, an attempt to read the device will produce the true data last written to DQ7. During the Embedded Erase Algorithm, an attempt to read the device will produce a "0" at the DQ7 output. Upon completion of the Embedded Erase Algorithm an attempt to read the device will produce a " 1 " at the DQ7 output. The flowchart for Data Polling (DQ7) is shown in "(3) Data Polling Algorithm" (in ■FLOW CHART).
For programming, the Data Polling is valid after the rising edge of fourth write pulse in the four write pulse sequence.
For chip erase and sector erase, the $\overline{\text { Data }}$ Polling is valid after the rising edge of the sixth write pulse in the six write pulse sequence. Data Polling must be performed at sector address within any of the sectors being erased and not a protected sector. Otherwise, the status may not be valid.
If a program address falls within a protected sector, $\overline{\text { Data }}$ Polling on $\mathrm{DQ}_{7}$ is active for approximately $1 \mu \mathrm{~s}$, then that bank returns to the read mode. After an erase command sequence is written, if all sectors selected for erasing are protected, Data Polling on $\mathrm{DQ}_{7}$ is active for approximately $400 \mu \mathrm{~s}$, then the bank returns to read mode. Once the Embedded Algorithm operation is close to being completed, the MBM29DL16XTD/BD data pins (DQ7) may change asynchronously while the output enable ( $\overline{\mathrm{OE}}$ ) is asserted low. This means that the devices are driving status information on DQ7 at one instant of time and then that byte's valid data at the next instant of time. Depending on when the system samples the $\mathrm{DQ}_{7}$ output, it may read the status or valid data. Even if the device has completed the Embedded Algorithm operation and DQ7 has a valid data, the data outputs on DQ ${ }_{0}$ to $\mathrm{DQ}_{6}$ may be still invalid. The valid data on DQo to DQ7 will be read on the successive read attempts.

## MBM29DL16XTD/BD-7090

The $\overline{\text { Data }}$ Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm or sector erase time-out. (See "Hardware Sequence Flags Table".)
See "(6) AC Waveforms for Data Polling during Embedded Algorithm Operations" in ■TIMING DIAGRAM for the $\overline{\text { Data }}$ Polling timing specifications and diagrams.

## - DQ6

## Toggle Bit I

The MBM29DL16XTD/BD also feature the "Toggle Bit l" as a method to indicate to the host system that the Embedded Algorithms are in progress or completed.
During an Embedded Program or Erase Algorithm cycle, successive attempts to read ( $\overline{\mathrm{OE}}$ toggling) data from the devices will result in DQ 6 toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, DQ6 will stop toggling and valid data will be read on the next successive attempts. During programming, the Toggle Bit I is valid after the rising edge of the fourth write pulse in the four write pulse sequence. For chip erase and sector erase, the Toggle Bit I is valid after the rising edge of the sixth write pulse in the six write pulse sequence. The Toggle Bit I is active during the sector time out.
In programming, if the sector being written to is protected, the toggle bit will toggle for about $1 \mu \mathrm{~s}$ and then stop toggling without the data having changed. In erase, the devices will erase all the selected sectors except for the ones that are protected. If all selected sectors are protected, the chip will toggle the toggle bit for about $400 \mu \mathrm{~s}$ and then drop back into read mode, having changed none of the data.
Either $\overline{\mathrm{CE}}$ or $\overline{\mathrm{OE}}$ toggling will cause the $\mathrm{DQ}_{6}$ to toggle. In addition, an Erase Suspend/Resume command will cause the DQ 6 to toggle.
The system can use $\mathrm{DQ}_{6}$ to determine whether a sector is actively erasing or is erase-suspended. When a bank is actively erasing (that is, the Embedded Erase Algorithm is in progress), DQ6 toggles. When a bank enters the Erase Suspend mode, DQ6 stops toggling. Successive read cycles during the erase-suspend-program cause DQ6 to toggle.
To operate toggle bit function properly, $\overline{\mathrm{CE}}$ or $\overline{\mathrm{OE}}$ must be high when bank address is changed.
See "(7) AC Waveforms for Toggle Bit I during Embedded Algorithm Operations" in ■TIMING DIAGRAM for the Toggle Bit I timing specifications and diagrams.

- DQ5


## Exceeded Timing Limits

DQ5 will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions DQ5 will produce a " 1 ". This is a failure condition which indicates that the program or erase cycle was not successfully completed. Data Polling is the only operating function of the devices under this condition. The $\overline{\mathrm{CE}}$ circuit will partially power down the device under these conditions (to approximately 2 mA ). The $\overline{\mathrm{OE}}$ and $\overline{\mathrm{WE}}$ pins will control the output disable functions as described in "MBM29DL16XTD/BD User Bus Operations Tables ( $\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathrm{H}}$ and $\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathrm{IL}}$ )" (in ■DEVICE BUS OPERATION).
The DQs failure condition may also appear if a user tries to program a non blank location without erasing. In this case the devices lock out and never complete the Embedded Algorithm operation. Hence, the system never reads a valid data on $\mathrm{DQ}_{7}$ bit and $\mathrm{DQ}_{6}$ never stops toggling. Once the devices have exceeded timing limits, the DQ5 bit will indicate a "1." Please note that this is not a device failure condition since the devices were incorrectly used. If this occurs, reset the device with command sequence.

## MBM29DL16XTD/BD-70/90

## - DQ3

## Sector Erase Timer

After the completion of the initial sector erase command sequence the sector erase time-out will begin. DQ will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase command sequence.
If $\overline{\text { Data }}$ Polling or the Toggle Bit I indicates the device has been written with a valid erase command, $\mathrm{DQ}_{3}$ may be used to determine if the sector erase timer window is still open. If DQ 3 is high (" 1 ") the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by Data Polling or Toggle Bit I. If DQ 3 is low ("0"), the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of $\mathrm{DQ}_{3}$ prior to and following each subsequent Sector Erase command. If $\mathrm{DQ}_{3}$ were high on the second status check, the command may not have been accepted.
See "Hardware Sequence Flags Table".

- DQ ${ }_{2}$

Toggle Bit II
This toggle bit II, along with $\mathrm{DQ}_{6}$, can be used to determine whether the devices are in the Embedded Erase Algorithm or in Erase Suspend.
Successive reads from the erasing sector will cause $\mathrm{DQ}_{2}$ to toggle during the Embedded Erase Algorithm. If the devices are in the erase-suspended-read mode, successive reads from the erase-suspended sector will cause $\mathrm{DQ}_{2}$ to toggle. When the devices are in the erase-suspended-program mode, successive reads from the byte address of the non-erase suspended sector will indicate a logic "1" at the DQ ${ }_{2}$ bit.
$\mathrm{DQ}_{6}$ is different from $\mathrm{DQ}_{2}$ in that $\mathrm{DQ}_{6}$ toggles only when the standard program or Erase, or Erase Suspend Program operation is in progress. The behavior of these two status bits, along with that of $\mathrm{DQ}_{7}$, is summarized as follows:
For example, $\mathrm{DQ}_{2}$ and $\mathrm{DQ}_{6}$ can be used together to determine if the erase-suspend-read mode is in progress. (DQ2 toggles while DQ6 does not.) See also "Toggle Bit Status Table" and "(9) DQ2 vs. DQ6" in ■TIMING DIAGRAM.
Furthermore, $\mathrm{DQ}_{2}$ can also be used to determine which sector is being erased. When the device is in the erase mode, $\mathrm{DQ}_{2}$ toggles if this bit is read from an erasing sector.
To operate toggle bit function properly, $\overline{\mathrm{CE}}$ or $\overline{\mathrm{OE}}$ must be high when bank address is changed.

## - Reading Toggle Bits $\mathrm{DQ}_{6} / \mathrm{DQ}_{2}$

Whenever the system initially begins reading toggle bit status, it must read $\mathrm{DQ}_{7}$ to $\mathrm{DQ}_{0}$ at least twice in a row to determine whether a toggle bit is toggling. Typically a system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on $\mathrm{DQ}_{7}$ to $\mathrm{DQ}_{0}$ on the following read cycle.
However, if, after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of $\mathrm{DQ}_{5}$ is high (see the section on $\mathrm{DQ}_{5}$ ). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data.
The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system

## MBM29DL16XTD/BD-7090

tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation. (Refer to "(4) Toggle Bit Algorithm" in "■ FLOW CHART".)

Toggle Bit Status Table

| Mode | DQ $_{7}$ | DQ $_{6}$ | DQ $_{\mathbf{2}}$ |
| :--- | :---: | :---: | :---: |
| Program | $\overline{\mathrm{DQ}}_{7}$ | Toggle | 1 |
| Erase | 0 | Toggle | Toggle $^{* 1}$ |
| Erase-Suspend Read <br> (Erase-Suspended Sector) | 1 | 1 | Toggle |
| Erase-Suspend Program | $\overline{\mathrm{DQ}}_{7}$ | Toggle | $1^{*^{2}}$ |

*1 : Successive reads from the erasing or erase-suspend sector will cause DQ2 to toggle.
*2 : Reading from the non-erase suspend sector address will indicate logic "1" at the DQ2 bit.

## - RY/ $\overline{B Y}$

Ready/Busy
The MBM29DL16XTD/BD provide a RY/ $\overline{\mathrm{BY}}$ open-drain output pin as a way to indicate to the host system that the Embedded Algorithms are either in progress or has been completed. If the output is low, the devices are busy with either a program or erase operation. If the output is high, the devices are ready to accept any read/ write or erase operation. When the RY/ $\overline{\mathrm{BY}}$ pin is low, the devices will not accept any additional program or erase commands. If the MBM29DL16XTD/BD are placed in an Erase Suspend mode, the RY/ $\overline{\mathrm{BY}}$ output will be high.
During programming, the $\mathrm{RY} / \overline{\mathrm{BY}}$ pin is driven low after the rising edge of the fourth write pulse. During an erase operation, the $\mathrm{RY} / \overline{\mathrm{BY}}$ pin is driven low after the rising edge of the sixth write pulse. The $\mathrm{RY} / \overline{\mathrm{BY}}$ pin will indicate a busy condition during the RESET pulse. Refer to "(10) RY//̄Y Timing Diagram during Program/Erase Operations" and "(11) RESET, RY/BY Timing Diagram" in ■TIMING DIAGRAM for a detailed timing diagram. The RY/ $\overline{B Y}$ pin is pulled high in standby mode.
Since this is an open-drain output, the pull-up resistor needs to be connected to Vcc ; multiples of devices may be connected to the host system via more than one RY/BY pin in parallel.

## - Byte/Word Configuration

The BYTE pin selects the byte (8-bit) mode or word (16-bit) mode for the MBM29DL16XTD/BD devices. When this pin is driven high, the devices operate in the word (16-bit) mode. The data is read and programmed at DQ to $\mathrm{DQ}_{15}$. When this pin is driven low, the devices operate in byte (8-bit) mode. Under this mode, the $\mathrm{DQ}_{15} / \mathrm{A}_{-1}$ pin becomes the lowest address bit and $\mathrm{DQ}_{8}$ to $\mathrm{DQ}_{14}$ bits are tri-stated. However, the command bus cycle is always an 8-bit operation and hence commands are written at $\mathrm{DQ}_{0}$ to $\mathrm{DQ}_{7}$ and the $\mathrm{DQ}_{8}$ to $\mathrm{DQ}_{15}$ bits are ignored. Refer to "(12) Timing Diagram for Word Mode Configuration" and "(13) Timing Diagram for Byte Mode Configuration" and "(14) BYTE Timing Diagram for Write Operations" in ■TIMING DIAGRAM for the timing diagram.

## - Data Protection

The MBM29DL16XTD/BD are designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the devices automatically reset the internal state machine in the Read mode. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences.
The devices also incorporate several features to prevent inadvertent write cycles resulting form Vcc power-up and power-down transitions or system noise.

## MBM29DL16XTD/BD-70/90

## - Low Vcc Write Inhibit

To avoid initiation of a write cycle during $\mathrm{V}_{\mathrm{cc}}$ power-up and power-down, a write cycle is locked out for V cc less than $\mathrm{V}_{\text {Lкo. }}$. If $\mathrm{V}_{\mathrm{Cc}}$ < $\mathrm{V}_{\text {Lко, }}$, the command register is disabled and all internal program/erase circuits are disabled. Under this condition the device will reset to the read mode. Subsequent writes will be ignored until the Vcc level is greater than VLko. It is the users responsibility to ensure that the control pins are logically correct to prevent unintentional writes when V cc is above V цко. $^{\text {. }}$
If Embedded Erase Algorithm is interrupted, there is possibility that the erasing sector(s) cannot be used.

## - Write Pulse "Glitch" Protection

Noise pulses of less than 3 ns (typical) on $\overline{\mathrm{OE}}, \overline{\mathrm{CE}}$, or $\overline{\mathrm{WE}}$ will not initiate a write cycle.

## - Logical Inhibit

Writing is inhibited by holding any one of $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IH}}$, or $\overline{\mathrm{WE}}=\mathrm{V}_{\boldsymbol{\prime}}$. To initiate a write cycle $\overline{\mathrm{CE}}$ and $\overline{\mathrm{WE}}$ must be a logical zero while OE is a logical one.

## - Power-Up Write Inhibit

Power-up of the devices with $\overline{\mathrm{WE}}=\overline{\mathrm{CE}}=\mathrm{V}_{\mathbb{I}}$ and $\overline{\mathrm{OE}}=\mathrm{V}_{\mathbb{I}}$ will not accept commands on the rising edge of $\overline{\mathrm{WE}}$. The internal state machine is automatically reset to the read mode on power-up.

## - Sector Group Protection

Device user is able to protect each sector group individually to store and protect data. Protection circuit voids both program and erase commands that are addressed to protected sectors.

Any commands to program or erase addressed to protected sector are ignored (see "■ FUNCTIONAL DESCRIPTION Sector Group Protection")

## MBM29DL16XTD/BD-7090

ABSOLUTE MAXIMUM RATINGS (See WARNING)

| Parameter | Symbol | Rating |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Storage Temperature | Tstg | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Ambient Temperature with Power Applied | $\mathrm{T}_{\text {A }}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Voltage with respect to Ground All pins except As, $\overline{O E}$, RESET *1,*2 | Vin, Vout | -0.5 | $\mathrm{Vcc}+0.5$ | V |
| Power Supply Voltage*1 | Vcc | -0.5 | +4.0 | V |
| A9, $\overline{\mathrm{OE}}$, and $\overline{\mathrm{RESET}}{ }^{* 1, * 3}$ | VIn | -0.5 | +13.0 | V |
| $\overline{\text { WP/ACC*1,*4 }}$ | Vacc | -0.5 | +10.5 | V |

*1 : Voltage is defined on the basis of $\mathrm{Vss}=\mathrm{GND}=0 \mathrm{~V}$.
*2 : Minimum DC voltage on input or I/O pins is -0.5 V . During voltage transitions, input or I/O pins may undershoot Vss to -2.0 V for periods of up to 20 ns . Maximum DC voltage on input or I/O pins is $\mathrm{Vcc}+0.5 \mathrm{~V}$. During voltage transitions, input or I/O pins may overshoot to $\mathrm{Vcc}+2.0 \mathrm{~V}$ for periods of up to 20 ns.
*3 : Minimum DC input voltage on $\mathrm{A} 9, \overline{\mathrm{OE}}$ and $\overline{\mathrm{RESET}}$ pins is -0.5 V . During voltage transitions, $\mathrm{A} 9, \overline{\mathrm{OE}}$ and $\overline{\mathrm{RESET}}$ pins may undershoot $\mathrm{V} s \mathrm{~s}$ to -2.0 V for periods of up to 20 ns . Voltage difference between input and supply voltage $\left(\mathrm{V}_{\mathbb{1}}-\mathrm{V}_{c c}\right)$ does not exceed +9.0 V . Maximum DC input voltage on $\mathrm{A}_{9}, \overline{\mathrm{OE}}$ and $\overline{\text { RESET }}$ pins is +13.0 V which may overshoot to +14.0 V for periods of up to 20 ns .
*4 : Minimum DC input voltage on $\overline{W P} / A C C$ pin is -0.5 V . During voltage transitions, $\overline{\mathrm{WP}} / \mathrm{ACC}$ pin may undershoot Vss to -2.0 V for periods of up to 20 ns . Maximum DC input voltage on WP/ACC pin is +10.5 V which may overshoot to +12.0 V for periods of up to 20 ns when Vcc is applied.
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

## ■ RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Conditions | Value |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| Ambient Temperature | TA | MBM29DL16XTD/BD-70 | -20 | +70 | ${ }^{\circ} \mathrm{C}$ |
|  |  | MBM29DL16XTD/BD-90 | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Power Supply Voltage* | Vcc | MBM29DL16XTD/BD-70 | +3.0 | +3.6 | V |
|  |  | MBM29DL16XTD/BD-90 | +2.7 | +3.6 | V |

* : Voltage is defined on the basis of $\mathrm{Vss}=\mathrm{GND}=0 \mathrm{~V}$.

Note: Operating ranges define those limits between which the functionality of the devices are guaranteed.
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## MBM29DL16XTD/BD-70/90

## MAXIMUM OVERSHOOT/MAXIMUM UNDERSOOT



Figure 1 Maximum Undershoot Waveform


Figure 2 Maximum Overshoot Waveform 1


Note: This waveform is applied for As, OE, and RESET.

Figure 3 Maximum Overshoot Waveform 2

## DC CHARACTERISTICS



[^1]
## MBM29DL16XTD/BD-70/90

## AC CHARACTERISTICS

- Read Only Operations Characteristics

| Parameter | Symbol |  | Test Setup | Value (Note) |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 70 | 90 |  |  |
|  | JEDEC | Standard |  | Min | Max | Min | Max |  |
| Read Cycle Time | tavav | trc |  | - | 70 | - | 90 | - | ns |
| Address to Output Delay | tavav | tacc | $\begin{aligned} & \overline{\mathrm{CE}}=V_{\mathrm{IL}} \\ & \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | - | 70 | - | 90 | ns |
| Chip Enable to Output Delay | telav | tce | $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{L}}$ | - | 70 | - | 90 | ns |
| Output Enable to Output Delay | talav | toe | - | - | 30 | - | 35 | ns |
| Chip Enable to Output High-Z | tehaz | tof | - | - | 25 | - | 30 | ns |
| Output Enable to Output High-Z | tghaz | tDF | - | - | 25 | - | 30 | ns |
| Output Hold Time From Addresses, $\overline{\mathrm{CE}}$ or $\overline{\mathrm{OE}}$, Whichever Occurs First | taxax | toн | - | 0 | - | 0 | - | ns |
| $\overline{\text { RESET Pin Low to Read Mode }}$ | - | tready | - | - | 20 | - | 20 | $\mu \mathrm{s}$ |
| $\overline{\mathrm{CE}}$ to BYTE Switching Low or High | - | $\begin{aligned} & \text { telfo } \\ & \text { telfy } \end{aligned}$ | - | - | 5 | - | 5 | ns |

Note: Test Conditions:
Output Load: 1 TTL gate and 30 pF (MBM29DL16XTD/BD-70)
1 TTL gate and 100 pF (MBM29DL16XTD/BD-90)
Input rise and fall times: 5 ns
Input pulse levels: 0.0 V or 3.0 V
Timing measurement reference level
Input: 1.5 V
Output:1.5 V


Notes: $\mathrm{CL}_{\mathrm{L}}=30 \mathrm{pF}$ including jig capacitance (MBM29DL16XTD/BD-70)
$C L=100 \mathrm{pF}$ including jig capacitance (MBM29DL16XTD/BD-90)

Figure 4 Test Conditions

- Write/Erase/Program Operations

| Parameter |  | Symbol |  | 70 |  |  | 90 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | JEDEC | Standard | Min | Typ | Max | Min | Typ | Max |  |
| Write Cycle Time |  | tavav | twc | 70 | - | - | 90 | - | - | ns |
| Address Setup Time |  | tavwL | $\mathrm{tas}^{\text {a }}$ | 0 | - | - | 0 | - | - | ns |
| Address Setup Time to $\overline{\mathrm{OE}}$ Low During Toggle Bit Polling |  | - | taso | 12 | - | - | 15 | - | - | ns |
| Address Hold Time |  | twlax | taH | 45 | - | - | 45 | - | - | ns |
| Address Hold Time from CE or OE High During Toggle Bit Polling |  | - | taht | 0 | - | - | 0 | - | - | ns |
| Data Setup Time |  | tovwh | tos | 30 | - | - | 35 | - | - | ns |
| Data Hold Time |  | twhdx | toh | 0 | - | - | 0 | - | - | ns |
| Output Enable Hold Time |  | - | toer | 0 | - | - | 0 | - | - | ns |
|  | Toggle and $\overline{\text { Data }}$ Polling |  |  | 10 | - | - | 10 | - | - | ns |
| $\overline{\overline{C E}}$ High During Toggle Bit Polling |  | - | tcepr | 20 | - | - | 20 | - | - | ns |
| $\overline{\text { OE High During Toggle Bit Polling }}$ |  | - | toepr | 20 | - | - | 20 | - | - | ns |
| Read Recover Time Before Write |  | tghwl | tGHwL | 0 | - | - | 0 | - | - | ns |
| Read Recover Time Before Write |  | tghel | tghel | 0 | - | - | 0 | - | - | ns |
| $\overline{\text { CE Setup Time }}$ |  | telw | tcs | 0 | - | - | 0 | - | - | ns |
| $\overline{\text { WE Setup Time }}$ |  | twleL | tws | 0 | - | - | 0 | - | - | ns |
| $\overline{\text { CE Hold Time }}$ |  | twheн | toh | 0 | - | - | 0 | - | - | ns |
| $\overline{\text { WE }}$ Hold Time |  | tehwh | twh | 0 | - | - | 0 | - | - | ns |
| Write Pulse Width |  | twLwh | twp | 35 | - | - | 35 | - | - | ns |
| $\overline{\text { CE Pulse Width }}$ |  | teleh | tcp | 35 | - | - | 35 | - | - | ns |
| Write Pulse Width High |  | twhwL | twpH | 25 | - | - | 30 | - | - | ns |
| $\overline{\mathrm{CE}}$ Pulse Width High |  | tehel | tcP | 25 | - | - | 30 | - | - | ns |
| Programming Operation | Byte | twHwH1 | twHWH1 | - | 8 | - | - | 8 | - | $\mu \mathrm{s}$ |
|  | Word |  |  | - | 16 | - | - | 16 | - | $\mu \mathrm{s}$ |
| Sector Erase Operation*1 |  | twHwH2 | twhwH2 | - | 1 | - | - | 1 | - | s |
| Vcc Setup Time |  | - | tvos | 50 | - | - | 50 | - | - | $\mu \mathrm{s}$ |
| Rise Time to $\mathrm{V}_{10}{ }^{* 2}$ |  | - | tvide | 500 | - | - | 500 | - | - | ns |
| Rise Time to $\mathrm{V}_{\text {Acc }}{ }^{* 3}$ |  | - | tvaccr | 500 | - | - | 500 | - | - | ns |
| Voltage Transition Time*2 |  | - | tvLht | 4 | - | - | 4 | - | - | $\mu \mathrm{s}$ |
| Write Pulse Width*2 |  | - | twpp | 100 | - | - | 100 | - | - | $\mu \mathrm{s}$ |
| $\overline{\mathrm{OE}}$ Setup Time to $\overline{\mathrm{WE}}$ Active*2 |  | - | toesp | 4 | - | - | 4 | - | - | $\mu \mathrm{s}$ |
|  |  | - | tcsp | 4 | - | - | 4 | - | - | $\mu \mathrm{s}$ |
| Recover Time From RY/BY |  | - | trb | 0 | - | - | 0 | - | - | ns |
| RESET Pulse Width |  | - | trp | 500 | - | - | 500 | - | - | ns |

## MBM29DL16XTD/BD-70/90

(Continued)

| Parameter | Symbol |  | 70 |  |  | 90 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | JEDEC | Standard | Min | Typ | Max | Min | Typ | Max |  |
| $\overline{\text { RESET }}$ High Level Period before Read | - | tri | 200 | - | - | 200 | - | - | ns |
| $\overline{\text { BYTE Switching Low to Output High-Z }}$ | - | tflaz | - | - | 25 | - | - | 30 | ns |
| $\overline{\text { BYTE Switching High to Output Active }}$ | - | tFhav | - | - | 70 | - | - | 90 | ns |
| Program/Erase Valid to RY/ $\overline{\mathrm{BY}}$ Delay | - | tBusY | - | - | 90 | - | - | 90 | ns |
| Delay Time from Embedded Output Enable | - | teoe | - | - | 70 | - | - | 90 | ns |
| Erase Time-out Time | - | trow | 50 | - | - | 50 | - | - | $\mu \mathrm{s}$ |
| Erase Suspend Transition Time | - | tspD | - | - | 20 | - | - | 20 | $\mu \mathrm{s}$ |

*1: This does not include preprogramming time.
*2 : This timing is for Sector Group Protection operation.
*3 : This timing is limited for Accelerated Program Operation only.

## ■ ERASE AND PROGRAMMING PERFORMANCE

| Parameter | Limits |  |  | Unit | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max |  |  |
| Sector Erase Time | - | 1 | 10 | s | Excludes programming time prior to erasure |
| Word Programming Time | - | 16 | 360 | $\mu \mathrm{s}$ | Excludes system-level overhead |
| Byte Programming Time | - | 8 | 300 | $\mu \mathrm{s}$ |  |
| Chip Programming Time | - | - | 50 | s | Excludes system-level overhead |
| Program/Erase Cycle | 100,000 | - | - | cycle | - |

## PIN CAPACITANCE

| Parameter | Symbol | Test Setup | Typ | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| Input Capacitance | $\mathrm{C}_{\mathbb{N}}$ | $\mathrm{V}_{\mathbb{N}}=0$ | 6 | 7.5 | pF |
| Output Capacitance | $\mathrm{C}_{\mathrm{ouT}}$ | $\mathrm{V}_{\text {ouT }}=0$ | 8.5 | 12 | pF |
| Control Pin Capacitance | $\mathrm{C}_{\mathbb{N} 2}$ | $\mathrm{~V}_{\mathbb{N}}=0$ | 8 | 10 | pF |
| $\overline{\text { WP/ACC Pin Capacitance }}$ | $\mathrm{C}_{\mathbb{N} 3}$ | $\mathrm{~V}_{\mathbb{N}}=0$ | 17 | 18 | pF |

[^2]
## MBM29DL16XTD/BD-7090

## TIMING DIAGRAM

- Key to Switching Waveforms

| WAVEFORM | INPUTS | OUTPUTS |
| :---: | :---: | :---: |
|  | Must Be Steady | Will Be Steady |
| $419$ | May Change from H to L | Will Be Changing from H to L |
|  | May Change from L to H | Will Be Changing from L to H |
|  | "H" or "L" <br> Any Change <br> Permitted | Changing State Unknown |
|  | Does Not Apply | Center Line is HighImpedance "Off" State |

(1) AC Waveforms for Read Operations


## MBM29DL16XTD/BD.7090

(2) AC Waveforms for Hardware Reset/Read Operations


## MBM29DL16XTD/BD-70/90

(3) AC Waveforms for Alternate $\overline{\text { WE }}$ Controlled Program Operations


Notes: - PA is address of the memory location to be programmed.

- PD is data to be programmed at byte address.
- $\overline{\mathrm{DQ}}_{7}$ is the output of the complement of the data written to the device.
- Dout is the output of the data written to the device.
- Figure indicates last two bus cycles out of four bus cycle sequence.
- These waveforms are for the $\times 16$ mode. (The addresses differ from $\times 8$ mode.)


## MBM29DL16XTD/BD-7090

(4) AC Waveforms for Alternate $\overline{C E}$ Controlled Program Operations


Notes: - PA is address of the memory location to be programmed.

- PD is data to be programmed at byte address.
- $\overline{\mathrm{DQ}}_{7}$ is the output of the complement of the data written to the device.
- Dout is the output of the data written to the device.
- Figure indicates last two bus cycles out of four bus cycle sequence.
- These waveforms are for the $\times 16$ mode. (The addresses differ from $\times 8$ mode.)


## MBM29DL16XTD/BD-7090

(5) AC Waveforms for Chip/Sector Erase Operations


## MBM29DL16XTD/BD-70/90

## (6) AC Waveforms for $\overline{\text { Data }}$ Polling during Embedded Algorithm Operations



## MBM29DL16XTD/BD-70/90

(7) AC Waveforms for Toggle Bit I during Embedded Algorithm Operations


## (8) Bank-to-bank Read/Write Timing Diagram



Note: This is example of Read for Bank 1 and Embedded Algorithm (program) for Bank 2.
BA1: Address corresponding to Bank 1.
BA2: Address corresponding to Bank 2.
(9) $\mathrm{DQ}_{2}$ vs. $\mathrm{DQ}_{6}$


## MBM29DL16XTD/BD-70/90

(10) RY/ $\overline{B Y}$ Timing Diagram during Program/Erase Operations

(11) $\overline{R E S E T}$, RY/BY Timing Diagram

(12) Timing Diagram for Word Mode Configuration

(13) Timing Diagram for Byte Mode Configuration

(14) $\overline{\text { BYTE Timing Diagram for Write Operations }}$


## MBM29DL16XTD/BD-70/90

(15) AC Waveforms for Sector Group Protection


## MBM29DL16XTD/BD-7090

(16) Temporary Sector Group Unprotection Timing Diagram


## MBM29DL16XTD/BD-70/90

## (17) Extended Sector Group Protection Timing Diagram



## MBM29DL16XTD/BD-7090

(18) Accelerated Program Timing Diagram


## MBM29DL16XTD/BD-70/90

## FLOW CHART

## (1) Embedded Program ${ }^{\text {TM }}$ Algorithm

## EMBEDDED ALGORITHM



Program Command Sequence (Address/Command):


Notes: - The sequence is applied for $\times 16$ mode.

- The addresses differ from $\times 8$ mode.


## MBM29DL16XTD/BD-70/90

## (2) Embedded Erase ${ }^{\text {TM }}$ Algorithm

## EMBEDDED ALGORITHM



Notes: - The sequence is applied for $\times 16$ mode.

- The addresses differ from $\times 8$ mode.


## MBM29DL16XTD/BD.-7090

## (3) Data Polling Algorithm



VA = Address for programming
= Any of the sector addresses within the sector being erased during sector erase or multiple sector erases operation.
= Any of the sector addresses within the sector not being protected during chip erase operation.

* : $\mathrm{DQ}_{7}$ is rechecked even if $\mathrm{DQ}_{5}=$ " 1 " because $\mathrm{DQ}_{7}$ may change simultaneously with $\mathrm{DQ}_{5}$.


## MBM29DL16XTD/BD-7090

## (4) Toggle Bit Algorithm


*1: Read toggle bit twice to determine whether it is toggling.
*2: Recheck toggle bit because it may stop toggling as DQ5 changes to " 1 ".

## MBM29DL16XTD/BD-70/90

(5) Sector Group Protection Algorithm


## (6) Temporary Sector Group Unprotection Algorithm


*1: All protected sector groups are unprotected.
*2: All previously protected sector groups are protected once again.

## MBM29DL16XTD/BD-70/90

## (7) Extended Sector Group Protection Algorithm



## (8) Embedded Program ${ }^{\text {TM }}$ Algorithm for Fast Mode

## FAST MODE ALGORITHM



Notes : • The sequence is applied for $\times 16$ mode.

- The addresses differ from $\times 8$ mode.


## MBM29DL16XTD/BD-70/90

## ORDERING INFORMATION

| Part No. | Package | Access Time | Sector Architecture |
| :---: | :---: | :---: | :---: |
| MBM29DL161TD-70PFTN | 48-pin plastic TSOP (1) (FPT-48P-M19) Normal Bend | 70 | Top Sector |
| MBM29DL161TD-90PFTN |  | 90 |  |
| MBM29DL162TD-70PFTN |  | 70 |  |
| MBM29DL162TD-90PFTN |  | 90 |  |
| MBM29DL163TD-70PFTN |  | 70 |  |
| MBM29DL163TD-90PFTN |  | 90 |  |
| MBM29DL164TD-70PFTN |  | 70 |  |
| MBM29DL164TD-90PFTN |  | 90 |  |
| MBM29DL161TD-70PFTR | 48-pin plastic TSOP (1) (FPT-48P-M20) Reverse Bend | 70 |  |
| MBM29DL161TD-90PFTR |  | 90 |  |
| MBM29DL162TD-70PFTR |  | 70 |  |
| MBM29DL162TD-90PFTR |  | 90 |  |
| MBM29DL163TD-70PFTR |  | 70 |  |
| MBM29DL163TD-90PFTR |  | 90 |  |
| MBM29DL164TD-70PFTR |  | 70 |  |
| MBM29DL164TD-90PFTR |  | 90 |  |
| MBM29DL161TD-70PBT | 48-pin plastic FBGA <br> (BGA-48P-M13) | 70 |  |
| MBM29DL161TD-90PBT |  | 90 |  |
| MBM29DL162TD-70PBT |  | 70 |  |
| MBM29DL162TD-90PBT |  | 90 |  |
| MBM29DL163TD-70PBT |  | 70 |  |
| MBM29DL163TD-90PBT |  | 90 |  |
| MBM29DL164TD-70PBT |  | 70 |  |
| MBM29DL164TD-90PBT |  | 90 |  |
| MBM29DL161BD-70PFTN | 48-pin plastic TSOP (1) (FPT-48P-M19) Normal Bend | 70 | Bottom Sector |
| MBM29DL161BD-90PFTN |  | 90 |  |
| MBM29DL162BD-70PFTN |  | 70 |  |
| MBM29DL162BD-90PFTN |  | 90 |  |
| MBM29DL163BD-70PFTN |  | 70 |  |
| MBM29DL163BD-90PFTN |  | 90 |  |
| MBM29DL164BD-70PFTN |  | 70 |  |
| MBM29DL164BD-90PFTN |  | 90 |  |
| MBM29DL161BD-70PFTR | 48-pin plastic TSOP (1) (FPT-48P-M20) Reverse Bend | 70 |  |
| MBM29DL161BD-90PFTR |  | 90 |  |
| MBM29DL162BD-70PFTR |  | 70 |  |
| MBM29DL162BD-90PFTR |  | 90 |  |
| MBM29DL163BD-70PFTR |  | 70 |  |
| MBM29DL163BD-90PFTR |  | 90 |  |
| MBM29DL164BD-70PFTR |  | 70 |  |
| MBM29DL164BD-90PFTR |  | 90 |  |
| MBM29DL161BD-70PBT | 48-pin plastic FBGA <br> (BGA-48P-M13) | 70 |  |
| MBM29DL161BD-90PBT |  | 90 |  |
| MBM29DL162BD-70PBT |  | 70 |  |
| MBM29DL162BD-90PBT |  | 90 |  |
| MBM29DL163BD-70PBT |  | 70 |  |
| MBM29DL163BD-90PBT |  | 90 |  |
| MBM29DL164BD-70PBT |  | 70 |  |
| MBM29DL164BD-90PBT |  | 90 |  |

(Continued)

## MBM29DL16XTD/BD-70/90

(Continued)


## PACKAGE DIMENSIONS

48-pin plastic TSOP(1)
(FPT-48P-M19)

Note 1) * : Values do not include resin protrusion.
Resin protrusion and gate protrusion are $+0.15(.006) \mathrm{Max}($ each side).
Note 2) Pins width and pins thickness include plating thickness.
Note 3) Pins width do not include tie bar cutting remainder.


48-pin plastic TSOP(1) (FPT-48P-M20)

Note 1) *: Values do not include resin protrusion.
Resin protrusion and gate protrusion are $+0.15(.006) \mathrm{Max}$ (each side).
Note 2) Pins width and pins thickness include plating thickness.
Note 3) Pins width do not include tie bar cutting remainder.

(Continued)

## MBM29DL16XTD/BD-70/90

(Continued)


## FUJITSU LIMITED


#### Abstract

All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.


[^0]:    * : Embedded Erase ${ }^{\text {TM }}$ and Embedded Program ${ }^{\text {TM }}$ are trademarks of Advanced Micro Devices, Inc.

[^1]:    *1: The Icc current listed includes both the DC operating current and the frequency dependent component.
    *2 : Icc active while Embedded Algorithm (program or erase) is in progress.
    *3 : This timing is only for Sector Group Protection operation and Autoselect mode.
    *4 : Applicable for only Vcc.
    *5 : Automatic sleep mode enables the low power mode when address remain stable for 150 ns .
    *6 : Embedded Algorithm (program or erase) is in progress. (@5 MHz)

[^2]:    Notes : $\bullet$ Test conditions $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathfrak{f}=1.0 \mathrm{MHz}$

    - DQ15/A-1 pin capacitance is stipulated by output capacitance.

