

# **HD151TS303RP**

# Spread Spectrum Clock for EMI Solution

REJ03D0811-0600

(Previous: ADE-205-656E)

Rev.6.00 Apr 07, 2006

## **Description**

The HD151TS303 is a high-performance Spread Spectrum Clock modulator. It is suitable for low EMI solution.

### **Features**

- Supports 10 MHz to 60 MHz operation. (Designed for XIN = 24 MHz and 48 MHz)
- XIN x 1/2 clock frequency with spread spectrum modulation @3.3 V
- 1 copy of reference clock out @3.3 V
- Programmable spread spectrum modulation (±0.25%, ±0.5%, ±1.5% central spread modulation and spread spectrum disable mode.)
- SOP-8pin
- Ordering Information

| Part Name      | Package Type      | Package Code<br>(Previous code) | Package<br>Abbreviation | Taping Abbreviation (Quantity) |  |
|----------------|-------------------|---------------------------------|-------------------------|--------------------------------|--|
| HD151TS303RPEL | SOP-8 pin (JEDEC) | PRSP0008DD-C                    | RP                      | EL (2,500 pcs / Reel)          |  |
|                |                   | (FP-8DCV)                       |                         |                                |  |

Note: Please consult the sales office for the above package availability.

## **Key Specifications**

- Supply voltages :  $VDD = 3.3 V \pm 0.165 V$
- Ta = 0 to  $70^{\circ}$ C operating range
- Clock output duty cycle =  $50\pm5\%$
- Cycle to cycle jitter =  $\pm 250$  ps typ.

### **Block Diagram**



## **Pin Arrangement**



## **SSC Function Table**

| SEL1 :0 | Spread Percentage |
|---------|-------------------|
| 0 0     | +0.5%             |
| 0 1     | ±1.5%             |
| 1 0     | SSC OFF           |
| 11      | ±0.25%            |

Note: ±1.5% SSC is selected for default by internal pull-up & down resistors.

# **Clock Frequency Table**

| XIN (MHz) | SSCCLKOUT (MHz)  | CLKOUT (MHz)     |
|-----------|------------------|------------------|
| 48        | 24 <sup>*1</sup> | 48 <sup>*2</sup> |
| 24        | 12 <sup>*1</sup> | 24 <sup>*2</sup> |

Notes: 1. With spread spectrum modulation.

2. Without spread spectrum modulation.

# **Pin Descriptions**

| Pin name  | No. | Туре   | Description                                                                                |
|-----------|-----|--------|--------------------------------------------------------------------------------------------|
| GND       | 3   | Ground | GND pin                                                                                    |
| VDD       | 2   | Power  | Power supplies pin. Normally 3.3 V.                                                        |
| CLKOUT    | 7   | Output | Normally 3.3 V reference clock output.                                                     |
| SSCCLKOUT | 1   | Output | Spread spectrum modulated clock output. This pin outputs 1/2 frequency of input frequency. |
| XIN       | 4   | Input  | Oscillator input.                                                                          |
| XOUT      | 5   | Output | Oscillator output.                                                                         |
| SEL0      | 6   | Input  | SSC mode select pin. LVCMOS level input. Pull-up by internal resistor. (100 $k\Omega$ ).   |
| SEL1      | 8   | Input  | SSC mode select pin. LVCMOS level input. Pull-down by internal resistor (100 k $\Omega$ ). |

## **Absolute Maximum Ratings**

| Item                                                  | Symbol           | Ratings         | Unit | Conditions         |
|-------------------------------------------------------|------------------|-----------------|------|--------------------|
| Supply voltage                                        | VDD              | -0.5 to 4.6     | V    |                    |
| Input voltage                                         | VI               | -0.5 to 4.6     | V    |                    |
| Output voltage *1                                     | Vo               | -0.5 to VDD+0.5 | V    |                    |
| Input clamp current                                   | I <sub>IK</sub>  | -50             | mA   | V <sub>1</sub> < 0 |
| Output clamp current                                  | I <sub>OK</sub>  | -50             | mA   | V <sub>O</sub> < 0 |
| Continuous output current                             | lo               | ±50             | mA   | $V_O = 0$ to VDD   |
| Maximum power dissipation at Ta = 55°C (in still air) |                  | 0.7             | W    |                    |
| Storage temperature                                   | T <sub>stg</sub> | -65 to +150     | °C   |                    |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device.

These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

### **Recommended Operating Conditions**

| Item                     | Symbol          | Min   | Тур | Max     | Unit | Conditions |
|--------------------------|-----------------|-------|-----|---------|------|------------|
| Supply voltage           | VDD             | 3.135 | 3.3 | 3.465   | V    |            |
| DC input signal voltage  |                 | -0.3  | -   | VDD+0.3 | V    |            |
| High level input voltage | V <sub>IH</sub> | 2.0   |     | VDD+0.3 | V    |            |
| Low level input voltage  | V <sub>IL</sub> | -0.3  |     | 0.8     | V    |            |
| Operating temperature    | Ta              | 0     |     | 70      | °C   |            |
| Input clock duty cycle   |                 | 45    | 50  | 55      | %    |            |

## **DC Electrical Characteristics**

 $Ta = 0 \text{ to } 70^{\circ}\text{C}, VDD = 3.3 \text{ V} \pm 5\%$ 

| Item               | Symbol          | Min      | Тур | Max  | Unit   | Test Conditions                                                       |
|--------------------|-----------------|----------|-----|------|--------|-----------------------------------------------------------------------|
| Input low voltage  | V <sub>IL</sub> | <u> </u> |     | 0.8  | V      |                                                                       |
| Input high voltage | V <sub>IH</sub> | 2.0      | _   | _    | V      |                                                                       |
| Input current      | Iı              | 4        | _   | ±10  | μА     | V <sub>I</sub> = 0 V or 3.465 V,<br>VDD = 3.465 V, XIN pin            |
|                    | 1               | <u> </u> | _   | ±100 |        | V <sub>I</sub> = 0 V or 3.465 V,<br>VDD = 3.465 V,<br>SEL0, SEL1 pins |
| Input slew rate    |                 | 1        | _   | 4    | V / ns | 20% – 80%                                                             |
| Input capacitance  | Cı              | _        | _   | 4    | pF     | SEL0, SEL1                                                            |
| Operating current  |                 |          | 7   | _    | mA     | $XIN = 24 \text{ MHz}, C_L = 0 \text{ pF},$<br>VDD = 3.3  V           |

## DC Electrical Characteristics / Clock Output & SSC Clock Output

Ta = 0 to  $70^{\circ}C$ ,  $VDD = 3.3 V \pm 5\%$ 

| Item             | Symbol          | Min | Тур | Max | Unit | Test Conditions                               |
|------------------|-----------------|-----|-----|-----|------|-----------------------------------------------|
| Output voltage   | V <sub>OH</sub> | 3.1 | _   | _   | V    | $I_{OH} = -1 \text{ mA}, VDD = 3.3 \text{ V}$ |
|                  | V <sub>OL</sub> | _   | _   | 50  | mV   | $I_{OL} = 1 \text{ mA}, VDD = 3.3 \text{ V}$  |
| Output current*1 | I <sub>OH</sub> | _   | -40 | _   | mA   | V <sub>OH</sub> = 1.5 V                       |
|                  | I <sub>OL</sub> | _   | 40  | _   |      | V <sub>OL</sub> = 1.5 V                       |

Note: 1. Parameters are target of design. Not 100% tested in production.



# **AC Electrical Characteristics / Clock Output & SSC Clock Output**

Ta = 25°C, VDD = 3.3 V,  $C_L = 30 \text{ pF}$ 

| Item                        | Symbol           | Min  | Тур | Max  | Unit | Test Conditions       | Notes          |
|-----------------------------|------------------|------|-----|------|------|-----------------------|----------------|
| Cycle to cycle jitter *1, 2 | t <sub>CCS</sub> | _    | 250 | 300  | ps   | SSCCLKOUT,            | SSCOFF         |
|                             |                  |      |     |      |      | Fig1, 24 MHz          | SEL1:0 = 10    |
|                             |                  | _    | 250 | 300  |      | SSCCLKOUT,            | SSC= ±0.25%    |
|                             |                  |      |     |      |      | Fig1, 24 MHz          | SEL1:0 = 11    |
|                             |                  | _    | 250 | 300  |      | SSCCLKOUT,            | SSC= ±1.5%     |
|                             |                  |      |     |      |      | Fig1, 24 MHz          | SEL1:0 = 01    |
|                             |                  | _    | 250 | 300  |      | CLKOUT,               |                |
|                             |                  |      |     |      |      | Fig1, 24 MHz & 48 MHz |                |
| Output frequency *1, 2      |                  | 23.8 | _   | 24.2 | MHz  | SSCCLKOUT,            | SSCOFF         |
|                             |                  |      |     |      |      | XIN = 48 MHz          | SEL1:0 = 10    |
|                             |                  | 23.7 | _   | 24.3 |      | SSCCLKOUT,            | SSC= ±0.25%    |
|                             |                  |      |     |      |      | XIN = 48 MHz          | SEL1:0 = 11    |
|                             |                  | 23.4 | _   | 24.6 |      | SSCCLKOUT,            | SSC= ±1.5%     |
|                             |                  |      |     |      |      | XIN = 48 MHz          | SEL1:0 = 01    |
|                             |                  | 23.8 | _   | 24.2 |      | CLKOUT,               |                |
|                             |                  |      |     |      |      | 24 MHz                |                |
|                             |                  | 47.3 | _   | 48.7 |      | CLKOUT,               |                |
|                             |                  |      |     |      |      | 48 MHz                |                |
| Slew rate <sup>*1</sup>     | t <sub>SL</sub>  | 1.0  | _   | _    | V/ns | @48 MHz CLKOUT        | 0.4 V to 2.4 V |
| Clock duty cycle *1         |                  | 45   | 50  | 55   | %    |                       |                |
| Output impedance *1         |                  | _    | 30  | _ (  | Ω    |                       |                |
| Spread spectrum             |                  | _    | 33  |      | KHz  | SSCCLKOUT =           |                |
| modulation frequency *1     |                  |      | •   |      |      | 24 MHz                |                |
|                             |                  |      |     |      |      | XIN = 48 MHz          |                |
| Input clock frequency       |                  | 10   | 7   | 60   | MHz  |                       |                |
| Stabilization time *1,3     |                  |      |     | 2    | ms   |                       |                |

Notes: 1. Parameters are target of design. Not 100% tested in production.

- 2. Cycle to cycle jitter and output frequency are included spread spectrum modulation.
- 3. Stabilization time is the time required for the integrated circuit to obtain phase lock of its input signal after power up.



Figure 1 Cycle to cycle jitter

## **Application Information**

#### 1. Recommended Circuit Configuration

The power supply circuit of the optimal performance on the application of a system should refer to Fig. 2.

VDD decoupling is important to both reduce Jitter and EMI radiation.

The C1 decoupling capacitor should be placed as close to the VDD pin as possible, otherwise the increased trace inductance will negate its decoupling capability.

The C2 decoupling capacitor shown should be a tantalum type.



Figure 2 Recommended circuit configuration

## 2. Example Board Layout Configuration



Figure 3 Example Board Layout

#### 3. Example of TS300 EMI Solution IC's Application



Figure 4 Ref. Clock Input Example



Figure 5 XTAL Ref. Clock Input Example

# **Package Dimensions**



#### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials

  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.

  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials in the use of any product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

  The information described here may contain technical inaccuracies or typographical errors.

  Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

  Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to

- home page (http://www.renesas.com).

  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

  5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- use.

  6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.

  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.

#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

**Renesas Technology America, Inc.**450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

**Renesas Technology Taiwan Co., Ltd.**10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

| © 2006. Renesas | Technology ( | Corp., All | rights reserved | . Printed in . | Japan. |
|-----------------|--------------|------------|-----------------|----------------|--------|
|                 |              |            |                 | 0              |        |