

# **HD74CBT1G125**

# Single FET Bus Switch

REJ03D0815-0100

(Previous: ADE-205-645)

Rev.1.00 Apr 07, 2006

#### **Description**

The HD74CBT1G125 features a single high-speed line switch. The switch is disabled when the output enable  $(\overline{OE})$  input is high.

#### **Features**

- Minimal propagation delay through the switch.
- $5 \Omega$  switch connection between two ports.
- TTL-compatible input levels.
- Ultra low quiescent power.
  - Ideally suited for notebook applications.
- Ordering Information

| Part Name       | Package Type | Package Code<br>(Previous code) | Package<br>Abbreviation | Taping Abbreviation (Quantity) |
|-----------------|--------------|---------------------------------|-------------------------|--------------------------------|
| HD74CBT1G125CME | '            | PTSP0005ZC-A<br>(CMPAK-5V)      | СМ                      | E (3,000pcs / Reel)            |

#### **Outline and Article Indication**



#### **Function Table**

| Input OE | Function        |
|----------|-----------------|
| L        | A port = B port |
| Н        | Disconnect      |

H: High level L: Low level

### **Pin Arrangement**



# **Absolute Maximum Ratings**

| Item                                                             | Symbol                              | Ratings     | Unit | Conditions            |
|------------------------------------------------------------------|-------------------------------------|-------------|------|-----------------------|
| Supply voltage range                                             | V <sub>CC</sub>                     | -0.5 to 7.0 | V    |                       |
| Input voltage range *1                                           | Vı                                  | -0.5 to 7.0 | V    |                       |
| Input clamp current                                              | I <sub>IK</sub>                     | -50         | mA   | V <sub>I</sub> < 0    |
| Continuous output current                                        | Io                                  | 128         | mA   | $V_0 = 0$ to $V_{CC}$ |
| Continuous current through V <sub>CC</sub> or GND                | I <sub>CC</sub> or I <sub>GND</sub> | ±100        | mA   |                       |
| Maximum power dissipation at Ta = $25$ °C (in still air) $^{*2}$ | P <sub>T</sub>                      | 200         | mW   |                       |
| Storage temperature                                              | Tstg                                | -65 to 150  | °C   |                       |

Notes: The absolute maximum ratings are values which must not individually be exceeded, and furthermore, no two of which may be realized at the same time.

- 1. The input and output voltage ratings may be exceeded even if the input and output clamp-current ratings are observed.
- 2. The maximum package power dissipation was calculated using a junction temperature of 150°C.

# **Recommended Operating Conditions**

| Item                               | Symbol           | Min | Max | Unit   | Conditions                     |
|------------------------------------|------------------|-----|-----|--------|--------------------------------|
| Supply voltage range               | V <sub>CC</sub>  | 4.0 | 5.5 | V      |                                |
| Input voltage range                | VI               | 0   | 5.5 | V      |                                |
| Output voltage range               | V <sub>I/O</sub> | 0   | 5.5 | V      |                                |
| Input transition rise or fall rate | Δt / Δν          | 0   | 5   | ns / V | V <sub>CC</sub> = 4.5 to 5.5 V |
| Operating free-air temperature     | Та               | -40 | 85  | °C     |                                |

Note: Unused or floating inputs must be held high or low.

#### **DC Electrical Characteristics**

 $(Ta = -40 \text{ to } 85^{\circ}C)$ 

| Item                                     | Symbol          | V <sub>CC</sub> (V) | Min | Typ *1 | Max  | Unit | Test conditions                                                                     |
|------------------------------------------|-----------------|---------------------|-----|--------|------|------|-------------------------------------------------------------------------------------|
| Clamp diode voltage                      | V <sub>IK</sub> | 4.5                 | _   | _      | -1.2 | V    | $I_{IN} = -18 \text{ mA}$                                                           |
| Input voltage                            | V <sub>IH</sub> | 4.0 to 5.5          | 2.0 | _      | _    | V    |                                                                                     |
|                                          | V <sub>IL</sub> | 4.0 to 5.5          | _   | _      | 0.8  |      |                                                                                     |
| On-state switch resistance *2            | Ron             | 4.0                 | _   | 14     | 20   | Ω    | $V_{IN} = 2.4 \text{ V}, I_{IN} = 15 \text{ mA}$<br>Typ at $V_{CC} = 4.0 \text{ V}$ |
|                                          |                 | 4.5                 |     | 5      | 7    |      | V <sub>IN</sub> = 0 V, I <sub>IN</sub> = 64 mA                                      |
|                                          |                 | 4.5                 | _   | 5      | 7    |      | V <sub>IN</sub> = 0 V, I <sub>IN</sub> = 30 mA                                      |
|                                          |                 | 4.5                 |     | 10     | 15   |      | $V_{IN} = 2.4 \text{ V}, I_{IN} = 15 \text{ mA}$                                    |
| Input current                            | I <sub>IN</sub> | 0 to 5.5            |     | _      | ±1.0 | μΑ   | $V_{IN} = 5.5 \text{ V or GND}$                                                     |
| Off-state leakage current                | loz             | 5.5                 |     | _      | ±1.0 | μΑ   | $0 \le A, B \le V_{CC}$                                                             |
| Quiescent supply current                 | Icc             | 5.5                 | _   | _      | 1.0  | μΑ   | $V_{IN} = V_{CC}$ or GND, $I_O = 0$ mA                                              |
| Increase in I <sub>CC</sub> per input *3 | Δlcc            | 5.5                 | _   | _      | 2.5  | mA   | One input at 3.4 V, other inputs at V <sub>CC</sub> or GND                          |

Notes: For condition shown as Min or Max use the appropriate values under recommended operating conditions.

- 1. All typical values are at  $V_{CC} = 5 \text{ V}$  (unless otherwise noted),  $Ta = 25^{\circ}C$ .
- 2. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower voltage of the two (A or B) terminals.
- 3. This is the increase in supply current for each input that is at the specified TTL voltage level rather than  $V_{CC}$  or GND.

# Capacitance

 $(Ta = 25^{\circ}C)$ 

| Item                       | Symbol                 | V <sub>cc</sub> (V) | Min | Тур | Max | Unit | Test conditions                            |
|----------------------------|------------------------|---------------------|-----|-----|-----|------|--------------------------------------------|
| Control input capacitance  | C <sub>IN</sub>        | 5.0                 | _   | 3   | _   | pF   | V <sub>IN</sub> = 0 or 3 V                 |
| Input / output capacitance | C <sub>I/O (OFF)</sub> | 5.0                 | _   | 5   | _   | pF   | $V_O = 0$ or 3 V, $\overline{OE} = V_{CC}$ |

Note: This parameter is determined by device characterization is not production tested.

### **Switching Characteristics**

 $(Ta = -40 \text{ to } 85^{\circ}C)$ 

 $V_{CC} = 4.0 \text{ V}$ 

| Item                      | Symbol           | Min | Max  | Unit | Test conditions        | FROM<br>(Input) | TO<br>(Output) |
|---------------------------|------------------|-----|------|------|------------------------|-----------------|----------------|
| Propagation delay time *1 | t <sub>PLH</sub> | _   | 0.35 | ns   | $C_L = 50 \text{ pF}$  | A or B          | B or A         |
|                           | t <sub>PHL</sub> |     |      |      | $R_L = 500 \Omega$     |                 |                |
| Enable time               | t <sub>ZH</sub>  | _   | 5.5  | ns   | $C_L = 50 \text{ pF}$  | OE              | A or B         |
|                           | $t_{ZL}$         |     |      |      | $R_L = 500 \Omega$     |                 |                |
| Disable time              | t <sub>HZ</sub>  | _   | 4.5  | ns   | C <sub>L</sub> = 50 pF | OE              | A or B         |
|                           | t <sub>LZ</sub>  | _   | 4.5  |      | $R_L = 500 \Omega$     |                 |                |

 $V_{CC} = 5.0 \pm 0.5 \text{ V}$ 

| Item                      | Symbol           | Min | Max  | Unit | Test conditions        | FROM<br>(Input) | TO<br>(Output) |
|---------------------------|------------------|-----|------|------|------------------------|-----------------|----------------|
| Propagation delay time *1 | t <sub>PLH</sub> | _   | 0.25 | ns   | $C_L = 50 \text{ pF}$  | A or B          | B or A         |
|                           | t <sub>PHL</sub> |     |      |      | $R_L = 500 \Omega$     |                 |                |
| Enable time               | t <sub>ZH</sub>  | 1.6 | 4.9  | ns   | $C_L = 50 \text{ pF}$  | OE              | A or B         |
|                           | $t_{ZL}$         |     |      |      | $R_L = 500 \Omega$     |                 |                |
| Disable time              | t <sub>HZ</sub>  | 1.0 | 4.2  | ns   | C <sub>L</sub> = 50 pF | OE              | A or B         |
|                           | t <sub>LZ</sub>  | 1.0 | 4.8  |      | $R_L = 500 \Omega$     |                 |                |

Note: 1. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

#### **Test Circuit**



#### Waveforms - 1



#### Waveforms - 2



Notes: 1. All input pulses are supplied by generators having the following characteristics : PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r \leq$  2.5 ns,  $t_f \leq$  2.5 ns.

- 2. Waveform A is for an output with internal conditions such that the output is low except when disabled by the output control.
- 3. Waveform B is for an output with internal conditions such that the output is high except when disabled by the output control.
- 4. The output are measured one at a time with one transition per measurement.

# **Package Dimensions**



#### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.

2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors.

Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to

However the state of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resoluting from the information contained herein.

5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.

use.

6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.

7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



**RENESAS SALES OFFICES** 

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

**Renesas Technology America, Inc.** 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

**Renesas Technology Taiwan Co., Ltd.**10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

| - |  |  |
|---|--|--|
| - |  |  |
| - |  |  |
| - |  |  |
| - |  |  |
| - |  |  |
| - |  |  |
| - |  |  |
| - |  |  |
| - |  |  |
| L |  |  |