

## LM22673

# 3A SIMPLE SWITCHER®, Step-Down Voltage Regulator with Adjustable Soft-Start and Current Limit

#### **General Description**

The LM22673 series of regulators are monolithic integrated circuits which provide all of the active functions for a stepdown (buck) switching regulator capable of driving up to 3A loads with excellent line and load regulation characteristics. High efficiency (>90%) is obtained through the use of a low ON-resistance N-channel MOSFET. The series consists of a fixed 5V output and an adjustable version.

The SIMPLE SWITCHER® concept provides for an easy to use complete design using a minimum number of external components and National's Webench® design tool. National's Webench® tool includes features such as external component calculation, electrical simulation, thermal simulation, and Build-It boards for easy design-in. The switching clock frequency is provided by an internal fixed frequency oscillator which operates at 500 kHz. The LM22673 series also has built in thermal shutdown and current limiting. The current limit threshold can be adjusted using an external resistor. An adjustable soft-start feature is provided by selecting an appropriate external soft-start capacitor.

#### **Features**

- Wide input voltage range: 4.5V to 42V
- Internally compensated voltage mode control
- Stable with low ESR ceramic capacitors
- 120 mΩ N-channel MOSFET TO-263 THIN package
- 100 mΩ N-channel MOSFET PSOP-8 package
- Output voltage options:
  -ADJ (outputs as low as 1.285V)
  -5.0 (output fixed to 5V)
- ±1.5% feedback reference accuracy
- Switching frequency of 500kHz
- -40°C to 125°C operating junction temperature range
- Adjustable soft-start
- Adjustable current limit
- Integrated boot diode
- Fully Webench<sup>®</sup> enabled
- Step-down and inverting buck-boost applications

#### Package

- PSOP-8 (Exposed Pad)
- TO-263 THIN (Exposed Pad)

### **Applications**

- Industrial Control
- Telecom and Datacom Systems
- Embedded Systems
- Automotive Telematics and Body Electronics
- Conversions from Standard 24V, 12V and 5V Input Rails

#### **Simplified Application Schematic**



## **Connection Diagrams**



Exposed Pad Connect to GND

7-Lead Plastic TO-263 THIN Package NS Package Number TJ7A

## **Ordering Information**

| Output Voltage | Order Number   | Package Type            | NSC Package Drawing | Supplied As                 |
|----------------|----------------|-------------------------|---------------------|-----------------------------|
| ADJ            | LM22673MR-ADJ  | PSOP-8 Exposed Pad      | MRA08B              | 95 Units in Rails           |
| ADJ            | LM22673MRE-ADJ | -                       |                     | 250 Units in Tape and Reel  |
| ADJ            | LM22673MRX-ADJ | -                       |                     | 2500 Units in Tape and Reel |
| ADJ            | LM22673TJE-ADJ | TO-263 THIN Exposed Pad | TJ7A                | 250 Units in Tape and Reel  |
| ADJ            | LM22673TJ-ADJ  | _                       |                     | 1000 Units in Tape and Reel |
| 5.0            | LM22673MR-5.0  | PSOP-8 Exposed Pad      | MRA08B              | 95 Units in Rails           |
| 5.0            | LM22673MRE-5.0 | -                       |                     | 250 Units in Tape and Reel  |
| 5.0            | LM22673MRX-5.0 |                         |                     | 2500 Units in Tape and Reel |
| 5.0            | LM22673TJE-5.0 | TO-263 THIN Exposed Pad | TJ7A                | 250 Units in Tape and Reel  |
| 5.0            | LM22673TJ-5.0  | ]                       |                     | 1000 Units in Tape and Reel |

| Pin Descriptions                 |                                       |      |                           |                                                                                                                                                                                                                 |  |
|----------------------------------|---------------------------------------|------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin Numbers<br>PSOP-8<br>Package | Pin Numbers<br>TO-263 THIN<br>Package | Name | Description               | Application Information                                                                                                                                                                                         |  |
| 1                                | 3                                     | BOOT | Bootstrap input           | Provides the gate voltage for the high side NFET.                                                                                                                                                               |  |
| 2                                | -                                     | NC   | Not Connected             | Pin is not electrically connected inside the chip. Pin does function as thermal conductor.                                                                                                                      |  |
| 3                                | 5                                     | IADJ | Current limit setting pin | A resistor attached between this pin and GND can be<br>used to set the current limit threshold. Pin can be left<br>floating and internal setting will be default.                                               |  |
| 4                                | 6                                     | FB   | Feedback pin              | Inverting input to the internal voltage error amplifier.                                                                                                                                                        |  |
| 5                                | 7                                     | SS   | Soft-Start pin            | An external capacitor and an internal 50 $\mu$ A current<br>source set the time constant for the rise of the error<br>amplifier reference. Pin can be left floating and internal<br>soft-start will be default. |  |
| 6                                | 4                                     | GND  | System ground             | Provide good capacitive decoupling between VIN an this pin.                                                                                                                                                     |  |
| 7                                | 2                                     | VIN  | Source input voltage      | Input to the regulator. Operates from 4.5V to 42V.                                                                                                                                                              |  |
| 8                                | 1                                     | SW   | Switch pin                | Attaches to the switch node.                                                                                                                                                                                    |  |

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| VIN to GND                                                                             | 43V                                                                                 | Human Body Model                                                                            |                   | ±2 kV                          |
|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------|--------------------------------|
| SS, IADJ Pin Voltage                                                                   | -0.5V to 7V                                                                         | Storage Temperature Range                                                                   |                   | -65°C to +150°C                |
| SW to GND ( <i>Note 2</i> )<br>Boot Pin Voltage<br>FB Pin Voltage<br>Power Dissipation | -5V to V <sub>IN</sub><br>V <sub>SW</sub> + 7V<br>-0.5V to 7V<br>Internally Limited | <b>Operating Ratings</b><br>Supply Voltage (V <sub>IN</sub> )<br>Junction Temperature Range | ( <i>Note 1</i> ) | 4.5V to 42V<br>-40°C to +125°C |

Electrical Characteristics Limits in standard type are for T<sub>J</sub> = 25°C only; limits in **boldface type** apply over the junction temperature (T<sub>1</sub>) range of -40°C to +125°C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_A = T_J = 25^{\circ}C$ , and are provided for reference purposes only. Unless otherwise specified:  $V_{IN}$  = 12V.

Junction Temperature Soldering Information

Infrared (5 sec.)

ESD Rating (Note 3)

150°C

260°C

| Symbol              | Parameter                     | Conditions                                                               | Min<br>( <i>Note 5</i> ) | Typ<br>( <i>Note 4</i> ) | Max<br>( <i>Note 5</i> ) | Units |
|---------------------|-------------------------------|--------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------|
| LM22673-5.0         | 0                             |                                                                          |                          |                          |                          |       |
| V <sub>FB</sub>     | Feedback Voltage              | V <sub>IN</sub> = 8V to 42V                                              | 4.925/ <b>4.9</b>        | 5.0                      | 5.075/ <b>5.1</b>        | V     |
| LM22673-AD          | D]                            |                                                                          |                          |                          |                          |       |
| $V_{FB}$            | Feedback Voltage              | V <sub>IN</sub> = 4.7V to 42V                                            | 1.266/ <b>1.259</b>      | 1.285                    | 1.304/ <b>1.311</b>      | V     |
| All Output V        | oltage Versions               |                                                                          |                          |                          |                          |       |
| Ι <sub>Q</sub>      | Quiescent Current             | $V_{FB} = 5V$                                                            |                          | 3.4                      | 6                        | mA    |
| V <sub>ADJ</sub>    | Current Limit Adjust Voltage  |                                                                          | 0.65                     | 0.8                      | 0.9                      | V     |
| I <sub>CL</sub>     | Current Limit                 |                                                                          | 3.4/ <b>3.35</b>         | 4.2                      | 5.3/ <b>5.5</b>          | Α     |
| I <sub>CLADJ</sub>  | Current Limit Adjust          | IADJ Resistor = 56.2 k $\Omega$                                          | 0.4                      | 0.7                      | 1                        | Α     |
| ΙL                  | Output Leakage Current        | V <sub>IN</sub> = 42V, SS Pin = 0V, V <sub>SW</sub> = 0V                 |                          | 0.2                      | 2                        | μA    |
|                     |                               | V <sub>SW</sub> = -1V                                                    |                          | 0.1                      | 3                        | mA    |
| R <sub>DS(ON)</sub> | Switch On-Resistance          | TO-263 THIN Package                                                      |                          | 0.12                     | 0.16/ <b>0.22</b>        | Ω     |
|                     |                               | PSOP-8 Package                                                           |                          | 0.10                     | 0.16/ <b>0.20</b>        |       |
| f <sub>O</sub>      | Oscillator Frequency          |                                                                          | 400                      | 500                      | 600                      | kHz   |
|                     | Minimum Off-time              |                                                                          | 100                      | 200                      | 300                      | ns    |
| T <sub>ONMIN</sub>  | Minimum On-time               |                                                                          |                          | 100                      |                          | ns    |
| I <sub>BIAS</sub>   | Feedback Bias Current         | V <sub>FB</sub> = 1.3V (ADJ Version Only)                                |                          | 230                      |                          | nA    |
| I <sub>SS</sub>     | Soft-start Current            | EN Input = 0V                                                            | 30                       | 50                       | 70                       | μA    |
| T <sub>SD</sub>     | Thermal Shutdown<br>Threshold |                                                                          |                          | 150                      |                          | °C    |
| $\theta_{JA}$       | Thermal Resistance            | TJ Junction to ambient temperature resistance ( <i>Note 6</i> )          |                          | 22                       |                          | °C/W  |
| $\theta_{JA}$       | Thermal Resistance            | MR Package, Junction to ambient temperature resistance ( <i>Note 7</i> ) |                          | 60                       |                          | °C/W  |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the recommended Operating Ratings is not implied. The recommended Operating Ratings indicate conditions at which the device is functional and should not be operated beyond such conditions.

Note 2: The absolute maximum specification of the 'SW to GND' applies to DC voltage. An extended negative voltage limit of -10V applies to a pulse of up to 50 ns.

Note 3: ESD was applied using the human body model, a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin.

Note 4: Typical values represent most likely parametric norms at the conditions specified and are not guaranteed.

Note 5: Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate National's Average Outgoing Quality Level (AOQL).

**Note 6:** The value of  $\theta_{JA}$  for the TO-263 THIN (TJ) package of 22°C/W is valid if package is mounted to 1 square inch of copper. The  $\theta_{JA}$  value can range from 20 to 30°C/W depending on the amount of PCB copper dedicated to heat transfer. See application note AN-1797 for more information.

**Note 7:** The value of  $\theta_{JA}$  for the PSOP-8 exposed pad (MR) package of 60°C/W is valid if package is mounted to 1 square inch of copper. The  $\theta_{JA}$  value can range from 42 to 115°C/W depending on the amount of PCB copper dedicated to heat transfer.

## **Typical Performance Characteristics** Unless otherwise specified the following conditions apply: Vin = 12V, $T_J = 25^{\circ}C$ .



#### Normalized Switching Frequency vs Temperature













30076213

Normalized R<sub>DS(ON)</sub> vs Temperature



Soft-start Current vs Temperature





FIGURE 1. 3.3V  $\rm V_{OUT}$  at 3A

#### **Detailed Operating Description**

The LM22673 switching regulator features all of the functions necessary to implement an efficient high voltage buck regulator using a minimum of external components. This easy to use regulator integrates a 42V N-Channel switch with an output current capability of 3A. The regulator control method is based on voltage mode control with input voltage feed forward. The loop compensation is integrated into the LM22673 so that no external compensation components need to be selected or utilized. Voltage mode control offers short minimum on-times allowing short duty-cycles necessary in high input voltage applications. The operating frequency is fixed at 500 kHz to allow for small external components while avoiding excessive switching losses. The output voltage can be set as low as 1.285V with the -ADJ device. Fault protection features include current limiting and thermal shutdown. The device is available in the TO-263 THIN and PSOP packages featuring an exposed pad to aid thermal dissipation.

The functional block diagram with typical application of the LM22673 is shown in *Figure 1*.

The internal compensation of the -ADJ option of the LM22673 is optimized for output voltages up to 5V. If an output voltage of 5V or higher is needed, the -5.0 fixed output voltage option with an additional external resistive feedback voltage divider may also be used.

## Maximum Duty-Cycle / Dropout Voltage

The typical maximum duty-cycle is 90%. This corresponds to a typical minimum off-time of 200 ns. This forced off-time is important to provide enough time for the Cboot capacitor to charge during each cycle. The lowest input voltage required to maintain operation is:

$$V_{\rm IN} = \frac{V_{\rm OUT} + V_{\rm D}}{1 - (T_{\rm OFFMIN} \times F)} - V_{\rm D} + V_{\rm C}$$

Where  $V_D$  is the forward voltage drop across the re-circulating Schottky diode and  $V_Q$  is the voltage drop across the internal power N-FET of the LM22673. The  $R_{DS(ON)}$  of the FET is specified in the electrical characteristics section of this datasheet to calculate  $V_Q$  according to the FET current. F is the switching frequency.

#### **Minimum Duty-Cycle**

Besides a minimum off-time, there is also a minimum on-time which will take effect when the output voltage is adjusted very low and the input voltage is very high. Should the operation require an on-time shorter than minimum, individual switching pulses will be skipped.

Pulse skipping is a normal mode of operation which appears as a decrease in switching frequency. It has no effect on operation or regulation except for an increase in output ripple voltage. The pulse skipping function is required to maintain proper regulation and overcurrent protection under the full range of operating conditions.

The specified typical minimum on time of 100 ns is based on the blanking time during current limit operation. During normal operation, the minimum on-time will also include the effect of propagation delay. Assume approximately 150 ns as a typical operating minimum on time.

$$D = \frac{V_{OUT}}{V_{IN}} = T_{ON} \times F$$

where D is the duty-cycle.

### **Current Limit**

When the power switch turns on, the slight capacitance loading of the Schottky diode, D1, causes a leading-edge current spike with an extended ringing period. This spike can cause the current limit comparator to trip prematurely. A leading edge blanking time ( $T_{BLK}$ ) of 100 ns (typical) is used to avoid sampling the spike.

A key feature of the LM22673 is the ability to control the peak switch current limit. Without this feature, the peak switch current would be internally set to 4.2A (typical) to accommodate 3A load current designs. The high current limit requires that both the inductor (which could saturate with excessively high currents) and the catch diode be able to safely handle up to 4.2A under load fault condition.

If an application requires a load current less than 3A, the peak switch current can be set to a limit just over the maximum load current with the addition of a single programming resistor. This allows the use of lower rated and more cost effective inductors and diodes. A resistance of 10 k $\Omega$  sets the current limit to typically 3.8A (typical) peak current and 20 k $\Omega$  reduces the maximum peak current to 2A (typical).



FIGURE 2. Peak Current Limit vs IADJ Resistor

When the switch current reaches the current limit threshold the switch is immediately turned off. If  $T_{ON}$  is larger than the minimum (100 ns typical) the switcher will hold the output current flat at the set current limit value. But if  $T_{ON}$  is at or decreases to the minimum  $T_{ON}$  (100 ns typical) the switching frequency decreases to 1/5 the typical frequency. This effectively causes the output current to fold back to a lower and safe value. When the current limit condition is removed the switching frequency is restored to nominal. This 5X frequency fold back will result in a lower duty cycle pulse of the power switch to minimize the overall fault condition power dissipation.



FIGURE 3. Output Current in Foldback vs. Nominal Duty Cycle

The percentage of output current limit fold back is affected by duty cycle, inductance, and switching frequency. See *Figure 3* for details.

The current limit will only protect the inductor from a runaway condition if the LM22673 is operating in its safe operating area. A runaway condition of the inductor is potentially catastrophic to the application. For every design, the safe operating area needs to be calculated. Factors in determining the safe operating area are the switching frequency, input voltage, output voltage, minimum on-time and feedback voltage during an over current condition.

As a first pass check, if the following equation holds true, a given design is considered in a safe operating area and the current limit will protect the circuit:

$$V_{IN} \times T_{BLK} \times F < V_{OUT} \times 0.724$$

If the equation above does not hold true, the following secondary equation will need to hold true to be in safe operating area:

$$(V_{IN} - V_{OUT}) \times T_{BLK} < (V_{OUT} + V_D) \times \left(\frac{1}{F}\right) - T_{BLK}$$

If both equations do not hold true, a particular design will not have an effective current limit function which might damage the circuit during startup, over current conditions, or steady state over current and short circuit condition. Oftentimes a reduction of the maximum input voltage will bring a design into the safe operating area.

#### Soft-Start

The soft-start feature allows the regulator to gradually reach the initial steady state operating point, thus reducing start-up stresses and surges. The soft-start can be adjusted by selecting an external soft-start capacitor. An internal 50  $\mu$ A current source charges up the external soft-start capacitor. The generated voltage is the voltage the internal reference limits. If no external soft-start capacitor is used, there is an internal soft-start feature with 500  $\mu$ s (typical) start-up time. Recommended soft-start capacitor values are between 100 nF to 1  $\mu$ F.

### **Boot Pin**

The LM22673 integrates an N-channel FET switch and associated floating high voltage level shift / gate driver. This gate driver circuit works in conjunction with an internal diode and an external bootstrap capacitor. A 0.01  $\mu$ F ceramic capacitor connected with short traces between the BOOT pin and the SW pin is recommended to effectively drive the internal FET switch. During the off-time of the switch, the SW voltage is approximately -0.5V and the external bootstrap capacitor is charged from the internal supply through the internal bootstrap diode. When operating with a high PWM duty-cycle, the buck switch will be forced off each cycle to ensure that the bootstrap capacitor is recharged. See the maximum duty-cycle section for more details.

### **Thermal Protection**

Internal Thermal Shutdown circuitry protects the LM22673 in the event the maximum junction temperature is exceeded. When activated, typically at 150°C, the regulator is forced into a low power reset state. There is a typical hysteresis of 15 degrees.

#### **Internal Compensation**

The LM22673 has an internal compensation designed for a stable loop with a wide range of external power stage components.

Insuring stability of a design with a specific power stage (inductor and output capacitor) can be tricky. The LM22673 stability can be verified over varying loads and input and output voltages using Webench<sup>®</sup> Designer online circuit simulation tool at www.national.com. A quick start spreadsheet can also be downloaded from the online product folder.

The internal compensation of the -ADJ option of the LM22673 is optimized for output voltages below 5V. If an output voltage of 5V or higher is needed, the -5.0 option with an additional external resistor divider may also be used. The typical location of the internal compensation poles and zeros as well as the DC gain is given in *Table 1*. The LM22673 has internal type III compensation allowing for the use of most output capacitors including ceramics.

This information can be used to calculate the transfer function from the FB pin to the internal compensation node (input to the PWM comparator in the block diagram).

| IADLE I.         |                   |  |  |  |
|------------------|-------------------|--|--|--|
| Corners          | Frequency         |  |  |  |
| Pole 1           | 150 kHz           |  |  |  |
| Pole 2           | 250 kHz           |  |  |  |
| Pole 3           | 100 Hz            |  |  |  |
| Zero 1           | 1.5 kHz           |  |  |  |
| Zero 2           | 15 kHz            |  |  |  |
| DC gain          | 37.5 dB           |  |  |  |
| Zero 1<br>Zero 2 | 1.5 kHz<br>15 kHz |  |  |  |

For the power stage transfer function the standard voltage mode formulas for the double pole and the ESR zero apply:

$$f_{DP} = \frac{1}{2\pi \sqrt{L \times C_{OUT}}}$$
$$f_{ESR} = \frac{1}{2\pi \times C_{OUT} \times ESR}$$

The peak ramp level of the oscillator signal feeding into the PWM comparator is  $V_{\rm IN}/10$  which equals a gain of 20dB of this modulator stage of the IC. The -5.0 fixed output voltage option has twice the gain of the compensation transfer function compared to the -ADJ option which is 43.5dB instead of 37.5dB.

Generally, calculation as well as simulation can only aid in selecting good power stage components. A good design practice is to test for stability with load transient tests or loop measurement tests. Application note AN-1889 shows how to easily perform a loop transfer function measurement with only an oscilloscope and a function generator.

### **Application Information**

#### **EXTERNAL COMPONENTS**

The following design procedures can be used to design a nonsynchronous buck converter with the LM22673.

#### Inductor

The inductor value is determined based on the load current, ripple current, and the minimum and maximum input voltage. To keep the application in continuous current conduction mode (CCM), the maximum ripple current,  $I_{\text{RIPPLE}}$ , should be less than twice the minimum load current.

The general rule of keeping the inductor current peak-to-peak ripple around 30% of the nominal output current is a good compromise between excessive output voltage ripple and excessive component size and cost. When selecting the inductor ripple current ensure that the peak current is below the minimum current limit as given in the Electrical Characteristics section. Using this value of ripple current, the value of inductor, L, is calculated using the following formula:

$$L = \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{I_{RIPPLE} \times F \times V_{IN(MAX)}}$$

where F is the switching frquency which is 500 kHz (typical). This procedure provides a guide to select the value of the inductor L. The nearest standard value will then be used in the circuit. Increasing the inductance will generally slow down the transient response but reduce the output voltage ripple amplitude. Reducing the inductance will generally improve the transient response but increase the output voltage ripple.

The inductor must be rated for the peak current,  $I_{PK+}$ , to prevent saturation. During normal loading conditions, the peak current occurs at maximum load current plus maximum ripple. Under an overload condition as well as during load transients, the peak current is limited to 4.2A typical (5.5A maximum). This requires that the inductor be selected such that it can run at the maximum current limit and not only the steady state current.

Depending on inductor manufacturer, the saturation rating is defined as the current necessary for the inductance to reduce by 30% at 20°C. In typical designs the inductor will run at higher temperatures. If the inductor is not rated for enough current, it might saturate and due to the propagation delay of the current limit circuitry, the power supply may get damaged.

#### **Input Capacitor**

Good quality input capacitors are necessary to limit the ripple voltage at the VIN pin while supplying most of the switch current during on-time. When the switch turns on, the current into the VIN pin steps to the peak value, then drops to zero at turnoff. The average current into VIN during switch on-time is the load current. The input capacitance should be selected for RMS current, IRMS, and minimum ripple voltage. A good approximation for the required ripple current rating necessary is  $I_{RMS} > I_{OUT} / 2$ .

Quality ceramic capacitors with a low ESR should be selected for the input filter. To allow for capacitor tolerances and voltage effects, multiple capacitors may be used in parallel. If step input voltage transients are expected near the maximum rating of the LM22673, a careful evaluation of ringing and possible voltage spikes at the VIN pin should be completed. An additional damping network or input voltage clamp may be required in these cases.

Usually putting a higher ESR electrolytic input capacitor in parallel to the low ESR bypass capacitor will help to reduce excessive voltages during a line transient and will also move the resonance frequency of the input filter away from the regulator bandwidth.

#### **Output Capacitor**

The output capacitor can limit the output ripple voltage and provide a source of charge for transient loading conditions. Multiple capacitors can be placed in parallel. Very low ESR capacitors such as ceramic capacitors reduce the output ripple voltage and noise spikes, while higher value capacitors in parallel provide large bulk capacitance for transient loading and unloading. Therefore, a combination of parallel capacitors, a single low ESR SP or Poscap capacitor, or a high value of ceramic capacitor provides the best overall performance. Output capacitor selection depends on application conditions as well as ripple and transient requirements. Typically a value of at least 100  $\mu$ F is recommended. An approximation for the output voltage ripple is:

$$\Delta V_{\text{OUT}} = \Delta I_{\text{L}} x \left( \text{ESR} + \left( \frac{1}{8 \text{ x F x } C_{\text{OUT}}} \right) \right)$$

In applications with Vout less than 3.3V, where input voltage may fall below the operating minimum of 4.5V, it is critical that low ESR output capacitors are selected. This will limit potential output voltage overshoots as the input voltage falls below device normal operation range.

If the switching frequency is set higher than 500 kHz, the capacitance value may not be reduced accordingly due to stability requirements. The internal compensation is optimized for circuits with a 500 kHz switching frequency. See the internal compensation section for more details.

#### **Cboot Capacitor**

The bootstrap capacitor between the BOOT pin and the SW pin supplies the gate current to turn on the N-channel MOS-FET. The recommended value of this capacitor is 10nF and should be a good quality, low ESR ceramic capacitor.

It is possible to put a small resistor in series with the Cboot capacitor to slow down the turn-on transition time of the internal N-channel MOSFET. Resistors in the range of  $10\Omega$  to  $50\Omega$  can slow down the transition time. This can reduce EMI of a switched mode power supply circuit. Using such a series resistor is not recommended for every design since it will increase the switching losses of the application and makes thermal considerations more challenging.

#### **Resistor Divider**

For the -5.0 option no resistor divider is required for 5V output voltage. The output voltage should be directly connected to the FB pin. Output voltages above 5V can use the -5.0 option with a resistor divider as an alternative to the -ADJ option.

This may offer improved loop bandwidth in some applications. See the Internal Compensation section for more details.

For the -ADJ option no resistor divider is required for 1.285V output voltage. The output voltage should be directly connected to the FB pin. Other output voltages can use the -ADJ option with a resistor divider.

The resistor values can be determined by the following equations:

-ADJ option:

$$R1 = \frac{R2}{\frac{V_{OUT}}{V_{FB}} - 1}$$

-5.0 option:

R1 = 
$$\frac{R2 \times V_{FB}}{(R2 \times 500 \ \mu A) + V_{OUT} - V_{FB}}$$

Where  $V_{FB}$  = 1.285V typical for the -ADJ option and 5V for the -5.0 option



FIGURE 4. Resistive Feedback Divider

A maximum value of 10 k $\Omega$  is recommended for the sum of R1 and R2 to keep high output voltage accuracy for the –ADJ option. A maximum of 2 k $\Omega$  is recommended for the -5.0 output voltage option. For the 5V fixed output voltage option, the total internal divider resistance is typically 9.93 k $\Omega$ .

At loads less than 5 mA, the boot capacitor will not hold enough charge to power the internal high side driver. The output voltage may droop until the boot capacitor is recharged. Selecting a total feedback resistance to be below 3 k $\Omega$  will provide some minimal load and can keep the output voltage from collapsing in such low load conditions.

#### **Catch Diode**

A Schottky type re-circulating diode is required for all LM22673 applications. Ultra-fast diodes which are not Schottky diodes are not recommended and may result in damage to the IC due to reverse recovery current transients. The near ideal reverse recovery characteristics and low forward voltage drop of Schottky diodes are particularly important diode characteristics for high input voltage and low output voltage applications common to the LM22673. The reverse recovery characteristic determines how long the current surge lasts each cycle when the N-channel MOSFET is turned on. The reverse recovery characteristics of Schottky diodes minimizes the peak instantaneous power in the switch occurring during turn-on for each cycle. The resulting switching losses are significantly reduced when using a Schottky diode. The reverse breakdown rating should be selected for the maximum  $V_{IN}$ , plus some safety margin. A rule of thumb is to select a diode with the reverse voltage rating of 1.3 times the maximum input voltage.

The forward voltage drop has a significant impact on the conversion efficiency, especially for applications with a low output voltage. 'Rated' current for diodes varies widely from various manufacturers. The worst case is to assume a short circuit load condition. In this case the diode will carry the output current almost continuously. For the LM22673 this current can be as high as 4.2A (typical). Assuming a worst case 1V drop across the diode, the maximum diode power dissipation can be as high as 4.2W.

#### **Circuit Board Layout**

Board layout is critical for switching power supplies. First, the ground plane area must be sufficient for thermal dissipation purposes. Second, appropriate guidelines must be followed to reduce the effects of switching noise. Switch mode converters are very fast switching devices. In such devices, the rapid increase of input current combined with the parasitic trace inductance generates unwanted L di/dt noise spikes. The magnitude of this noise tends to increase as the output current increases. This parasitic spike noise may turn into electromagnetic interference (EMI) and can also cause problems in device performance. Therefore, care must be taken in layout to minimize the effect of this switching noise.

The most important layout rule is to keep the AC current loops as small as possible. *Figure 5* shows the current flow of a buck converter. The top schematic shows a dotted line which represents the current flow during the FET switch on-state. The middle schematic shows the current flow during the FET switch off-state.

The bottom schematic shows the currents referred to as AC currents. These AC currents are the most critical since current is changing in very short time periods. The dotted lines of the bottom schematic are the traces to keep as short as possible. This will also yield a small loop area reducing the loop inductance. To avoid functional problems due to layout, review the PCB layout example. Providing 3A of output current in a very low thermal resistance package such as the TO-263 THIN is challenging considering the trace inductances involved. Best results are achieved if the placement of the LM22673, the by-pass capacitor, the Schottky diode and the inductor are placed as shown in the example. It is also recommended to use 2oz copper boards or thicker to help thermal dissipation and to reduce the parasitic inductances of board traces.

It is very important to ensure that the exposed DAP on the TO-263 THIN package is soldered to the ground area of the PCB to reduce the AC trace length between the bypass capacitor ground and the ground connection to the LM22673. Not soldering the DAP to the board may result in erroneous operation due to excessive noise on the board.



FIGURE 5. Current Flow in a Buck Application

#### **Thermal Considerations**

The two highest power dissipating components are the recirculating diode and the LM22673 regulator IC. The easiest method to determine the power dissipation within the LM22673 is to measure the total conversion losses (Pin –

Pout) then subtract the power losses in the Schottky diode and output inductor. An approximation for the Schottky diode loss is:

$$P = (1 - D) \times I_{OUT} \times V_{D}$$

An approximation for the output inductor power is:

$$\mathsf{P} = \mathsf{I}_{\mathsf{OUT}^2} \times \mathsf{R} \times 1.1,$$

where R is the DC resistance of the inductor and the 1.1 factor is an approximation for the AC losses. The regulator has an exposed thermal pad to aid power dissipation. Adding several vias under the device to the ground plane will greatly reduce the regulator junction temperature. Selecting a diode with an exposed pad will aid the power dissipation of the diode. The most significant variables that affect the power dissipated by the LM22673 are the output current, input voltage and operating frequency. The power dissipated while operating near the maximum output current and maximum input voltage can be appreciable. The junction-to-ambient thermal resistance of the LM22673 will vary with the application. The most significant variables are the area of copper in the PC board, the number of vias under the IC exposed pad and the amount of forced air cooling provided. The integrity of the solder connection from the IC exposed pad to the PC board is critical. Excessive voids will greatly diminish the thermal dissipation capacity. The junction-to-ambient thermal resistance of the LM22673 TO-263 THIN and PSOP packages are specified in the electrical characteristics table under the applicable conditions. For more information regarding the TO-263 THIN package, refer Application Note AN-1797 to at www.national.com.

## PCB Layout Example for TO-263 THIN Package



## PCB Layout Example for PSOP-8 Package



## Schematic for Buck/Boost (Inverting) Application

See AN-1888 for more information on the inverting (buckboost) application generating a negative output voltage from a positive input voltage.



## Physical Dimensions inches (millimeters) unless otherwise noted



## Notes

## Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2009 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com