

### MICROCIRCUIT DATA SHEET

Original Creation Date: 07/28/03 Last Update Date: 08/20/03 Last Major Revision Date: 08/19/03

#### ULTRA LOW NOISE WIDEBAND OP AMP

#### General Description

MNLMH6624-X REV 1A0

The LMH6624 combines a wide bandwidth (1.5GHz GBW) with very low input noise (092nV/SqRtHz, 2.3pA/SqRtHz) and ultra low dc errors (100uV Vos,  $\pm 0.1$ uV/ C drift) to provide a very precise operational amplifier with wide dynamic-range. This enables the user to achieve closed-loop gains of greater than 10.

The LMH6624's traditional voltage feedback topology provides the following benefits: balanced inputs, low offsets voltage and offset current, very low offset drift, 81dB open-loop gain, 95dB common mode rejection ratio, and 88dB power supply rejection ratio.

The LMH6624 operates from  $\pm 2.5V$  to  $\pm 6V$  in dual supply mode and from  $\pm 5V$  to  $\pm 12V$  in single supply configuration. The LMH6624 is stable for closed-loop gain of Av  $\leq$  -10 or  $\pm 10 \leq AV$ . LMH6624 is offered in SQT23-5 and SIOC-8 packages.

#### Industry Part Number

LMH6624

Prime Die

LMH6624A

#### Controlling Document

SEE FEATURES SECTION

| Processing                       | Subgrp | Description         | Temp (°C) |
|----------------------------------|--------|---------------------|-----------|
| MIL-STD-883, Method 5004         | 1      | Static tests at     | +25       |
|                                  | 2      | Static tests at     | +125      |
|                                  | 3      | Static tests at     | -55       |
| Quality Conformance Inspection   | 4      | Dynamic tests at    | +25       |
| gaalloj collonalioo lingfocololi | 5      | Dynamic tests at    | +125      |
| MIL-STD-883 Method 5005          | 6      | Dynamic tests at    | -55       |
| Mill Bib 005, Meenod 5005        | 7      | Functional tests at | +25       |
|                                  | 8A     | Functional tests at | +125      |
|                                  | 8B     | Functional tests at | -55       |
|                                  | 9      | Switching tests at  | +25       |
|                                  | 10     | Switching tests at  | +125      |
|                                  | 11     | Switching tests at  | -55       |

LMH6624J-QML LMH6624J-QMLV LMH6624WG-QML LMH6624WG-QMLV

NS Part Numbers

#### Features

- 1.5GHz gain-bandwidth product
- 0,92nV/SqRtHz input voltage noise
- 800uV input offset voltage
- 350V/us slew rate
- 400V/us slew rate (Av = 10)
- -65dBc HD2 @ f = 10MHZ, Rl = 100 Ohms
- -80dBc HD3 @ f = 10MHZ, Rl = 100 Ohms
- $\pm 2.5V$  to  $\pm 6V$  Supply voltage range (dual supply)
- ±5V to ±12V Supply voltage range (single supply)
- Improved replacement for the  $\ensuremath{\text{CLC425}}$

CONTROLLING DOCUMENT:

| LMH6624J-QML   | 5962-0254401QPA |
|----------------|-----------------|
| LMH6624J-QMLV  | 5962-0254401VPA |
| LMH6624WG-QML  | 5962-0254401QZA |
| LMH6624WG-QMLV | 5962-0254401VZA |

#### Applications

- Instrumentation sense amplifiers
- Ultrasound pre-amps
- Magnetic tape & disk pre-amps
- Wide band active filters
- Professional audio systems
- Opto-electronics
- Medical diagnostic systems

(Note 1)

| Supply Voltage (Vs)                                        | ±6 Vdc              |
|------------------------------------------------------------|---------------------|
| Common Mode Input Voltage (Vcm)                            | V+ - V-             |
| Differential Input Voltage (Vin)                           | <u>+</u> 1.2V       |
| Maximum Power Dissipation (Pd)<br>(Note 2)                 | 1.0W                |
| Lead Temperature<br>(Soldering, 10 seconds)                | +300 C              |
| Junction Temperature (Tj)                                  | +175 C              |
| Storage Temperature Range                                  | -65 C ≤ Ta ≤ +150 C |
| Thermal Resistance<br>ThetaJa<br>Junction-to-ambient       |                     |
| (Still Air Flow)<br>(500LF/Min Air Flow)<br>CERAMIC SOLC   | 130 C/W<br>70 C/W   |
| (Still Air Flow)<br>(500LF/Min Air Flow)                   | 180 C/W<br>115 C/W  |
| ThetaJC<br>CERAMIC DIP<br>CERAMIC SOIC                     | 17 C/W<br>20 C/W    |
| Package Weight<br>(Typical)<br>CERAMIC DIP<br>CERAMIC SOIC | 1090mg<br>220mg     |
| ESD Tolerance<br>(Note 3)<br>ESD Rating                    | 2000 V              |

- Note 1: Absolute Maximum Ratings are limits beyond which damage to the device may occur. Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated within the listed test conditions. The maximum power dissipation must be derated at elevated temperatures and is dictated by Timax (maximum junction temperature). The table (machage junction to
- Note 2: dictated by Tjmax (maximum junction temperature), ThetaJA (package junction to ambient thermal resistance), and TA (ambient temperature). The maximum allowable power dissipation at any temperature is Pdmax = (Tjmax - TA) / ThetaJA or the number given in the Absolute Maximum Ratings, whichever is lower. Human body model, 100 pF discharged through 1.5K Ohms.

Note 3:

## Recommended Operating Conditions

Supply Voltage (Vs)

<u>+</u>5Vdc

Ambient Operating Temperature Range (TA)

-55 C ≤ Ta ≤ +125 C

#### Electrical Characteristics

#### DC PARAMETERS: Static and DC Tests

(The following conditions apply to all the following parameters, unless otherwise specified.) DC: Vs =  $\pm 5$  Vdc, Av = +20, load resistance (Rl = 100 Ohms), feedback resistance (Rf) = 500 Ohms, and gain setting resistance (Rg) = 26.1 Ohms. -55 C  $\leq$  Ta  $\leq$  +125 C (Note 3).

| SYMBOL | PARAMETER                       | CONDITIONS                                         | NOTES | PIN-<br>NAME | MIN  | MAX  | UNIT | SUB-<br>GROUPS |
|--------|---------------------------------|----------------------------------------------------|-------|--------------|------|------|------|----------------|
| Iin    | Input Bias<br>Current           |                                                    |       |              | -20  | +20  | uA   | 1, 2,<br>3     |
| Vio    | Input Offset<br>Voltage         |                                                    |       |              | -0.8 | +0.8 | mV   | 1              |
|        |                                 |                                                    |       |              | -1   | +1   | mV   | 2, 3           |
| Is     | Supply Current                  | Rl = infinite                                      |       |              |      | 16   | mA   | 1, 2           |
|        |                                 |                                                    |       |              |      | 18   | mA   | 3              |
| PSRR   | Power Supply<br>Rejection Ratio | +Vs = +4.0V to $+5.0V$ ,<br>-Vs = -4.0V to $-5.0V$ |       |              | 75   |      | dB   | 1, 2,<br>3     |
| AOL    | Open Loop Gain                  |                                                    |       |              | 77   |      | dB   | 4              |
|        |                                 |                                                    |       |              | 72   |      | dB   | 5,6            |

#### AC PARAMETERS: Frequency Domain Tests

(The following conditions apply to all the following parameters, unless otherwise specified.) AC: Vs =  $\pm 5$  Vdc, Av = +20, load resistance (Rl = 100 Ohms), feedback resistance (Rf) = 500 Ohms, and gain setting resistance (Rg) = 26.1 Ohms. -55 C  $\leq$  Ta  $\leq$  +125 C (Note 3).

| SSBW | Small Signal<br>Bandwidth    | -3 dB bandwidth, Vout < 0.4 Vpp        | 2 | 75 |     | MHz | 9 |
|------|------------------------------|----------------------------------------|---|----|-----|-----|---|
| GFP  | Gain Flatness<br>Peaking Low | 0.1 MHz to 30 MHz, Vout $\leq$ 0.4 Vpp | 2 |    | 0.7 | dB  | 9 |
| GFR  | Gain Flatness<br>Rolloff     | 0.1 MHz to 30 MHz, Vout $\leq$ 0.4 Vpp | 2 |    | 1.0 | dB  | 9 |

#### AC PARAMETERS: Distortion and Noise Tests

(The following conditions apply to all the following parameters, unless otherwise specified.) AC: Vs =  $\pm 5$  Vdc, Av =  $\pm 20$ , load resistance (Rl = 100 Ohms), feedback resistance (Rf) = 500 Ohms, and gain setting resistance (Rg) = 26.1 Ohms.  $\pm 55$  C  $\leq Ta \leq \pm 125$  C (Note 3).

| HD2 | 2nd Harmonic<br>Distortion | 1 Vpp at 10 MHz | 2 |  | -48 | dBc | 9 |
|-----|----------------------------|-----------------|---|--|-----|-----|---|
| HD3 | 3rd Harmonic<br>Distortion | 1 Vpp at 10 MHz | 2 |  | -65 | dBc | 9 |

#### DC PARAMETERS: DRIFT VALUES

(The following conditions apply to all the following parameters, unless otherwise specified.)
DC: "Deltas not required on B-Level product. Deltas required for S-Level product at Group B5 ONLY, or as
 specified on the Internal Processing Instructions (IPI), (Note 3).

| Iin | Input Bias<br>Current   |  | 1 | -0.2 | +0.2 | uA | 1 |
|-----|-------------------------|--|---|------|------|----|---|
| Vio | Input Offset<br>Voltage |  | 1 | -0.1 | 0.1  | mV | 1 |
| Is  | Supply Current          |  | 1 | -1   | +1   | mA | 1 |

- Note 1: If not tested, shall be guaranteed to the limits specified in table I herein. Note 2: Group A testing only. Note 3: The algebraic convention, whereby the most negative value is a minimum and most positive is a maximum, is used in this table. Negative current shall be defined as convential current flow out of a device terminal.

| GRAPHICS# | DESCRIPTION                          |
|-----------|--------------------------------------|
| 06402HRA2 | CERAMIC SOIC (WG), 10 LEAD (B/I CKT) |
| 07089HRA2 | CERDIP (J), 8 LEAD (B/I CKT)         |
| J08ARL    | CERDIP (J), 8 LEAD (P/P DWG)         |
| P000479A  | CERDIP (J), 8 LEAD (PIN OUT)         |
| P000483A  | CERAMIC SOIC (WG), 10 LEAD (PIN OUT) |
| WG10ARC   | CERAMIC SOIC (WG), 10 LEAD (P/P DWG) |

# Graphics and Diagrams

See attached graphics following this page.





# LMH6624J 8 - LEAD DIP CONNECTION DIAGRAM TOP VIEW P000479A





# LMH6624WG 10 - LEAD CERAMIC SOIC CONNECTION DIAGRAM TOP VIEW P000483A



2900 SEMICONDUCTOR DRIVE SANTA CLARA, CA 95050



### Revision History

| Rev | ECN #    | Rel Date | Originator  | Changes                                                                                                                                                        |
|-----|----------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0A0 | M0004195 | 08/20/03 | Rose Malone | Initial MDS Release: MNLMH6624-X, Rev. 0A0                                                                                                                     |
| 1A0 | M0004262 | 08/20/03 | Rose Malone | Update MDS: MNLMH6624-X, Rev. 0A0 to MNLMH6624-X, Rev<br>1A0. Changed Subgroups in AC Electrical Section from<br>to 9 for parameters SSBW, GFP, GFR, HD2, HD3. |