October 2005

## FDMW2512NZ

# Monolithic Common Drain N-Channel 2.5V Specified PowerTrench<sup>®</sup> MOSFET

## **General Description**

This dual N-Channel MOSFET has been designed using Fairchild Semiconductor's advanced Power Trench process to optimize the  $R_{\text{DS}(\text{ON})} @ V_{\text{GS}} = 2.5 \text{v}$  on special MicroFET lead frame with all the drains on one side of the package.

## Applications

• Li-Ion Battery Pack

## Features

- 7.2 A, 20 V  $R_{DS(ON)} = 26 \text{ m}\Omega @ V_{GS} = 4.5 \text{ V}$  $R_{DS(ON)} = 34 \text{ m}\Omega @ V_{GS} = 2.5 \text{ V}$
- ESD protection Diode(note 3)
- Low Profile 0.8 mm maximum in the new package MicroFET 2 x 5 mm



## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |           | 20          | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |           | ±12         | V     |
| I <sub>D</sub>                    | Drain Current – Continuous                       | (Note 1a) | 7.2         | A     |
|                                   | - Pulsed                                         |           | 28          |       |
| PD                                | Power Dissipation (Steady State)                 | (Note 1a) | 2.2         | W     |
|                                   |                                                  | (Note 1b) | 0.8         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |

| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 55  | °C/W |
|---------------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta JA}$     | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 145 |      |

## Package Marking and Ordering Information

| _ | Device Marking | Device     | Reel Size | Tape width | Quantity   |
|---|----------------|------------|-----------|------------|------------|
| _ | 2512Z          | FDMW2512NZ | 13"       | 12mm       | 3000 units |
| _ |                |            |           | •          |            |

©2005 Fairchild Semiconductor Corporation

| Symbol                                | Parameter                                         | Test Conditions                                                                                                                                                                                                                              | Min | Тур                        | Max                        | Units |
|---------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|----------------------------|-------|
| Off Chara                             | acteristics                                       |                                                                                                                                                                                                                                              |     |                            |                            |       |
| BV <sub>DSS</sub>                     | Drain–Source Breakdown<br>Voltage                 | $V_{GS}=0~V, \qquad I_D=250~\mu A$                                                                                                                                                                                                           | 20  |                            |                            | V     |
| <u>ΔBVdss</u><br>ΔTj                  | Breakdown Voltage Temperature<br>Coefficient      | $I_D$ = 250 µA, Referenced to 25°C                                                                                                                                                                                                           |     | 12                         |                            | mV/°C |
| IDSS                                  | Zero Gate Voltage Drain Current                   | $V_{\text{DS}} = 16 \text{ V}, \qquad V_{\text{GS}} = 0 \text{ V}$                                                                                                                                                                           |     |                            | 1                          | μA    |
| I <sub>GSS</sub>                      | Gate–Body Leakage,                                | $V_{GS} = \pm 12 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                                                                                           |     |                            | ±10                        | μA    |
| On Chara                              | Acteristics (Note 2)                              |                                                                                                                                                                                                                                              |     |                            |                            |       |
| V <sub>GS(th)</sub>                   | Gate Threshold Voltage                            | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                                                                                                                                                                                                      | 0.5 | 0.8                        | 1.5                        | V     |
| $rac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25 C                                                                                                                                                                                                      |     | -3                         |                            | mV/°C |
| R <sub>DS(on)</sub>                   | Static Drain–Source<br>On–Resistance              | $ \begin{array}{ll} V_{GS} = 4.5 \ V, & I_D = 7.2 \ A \\ V_{GS} = 4.0 \ V, & I_D = 7.2 \ A \\ V_{GS} = 3.1 \ V, & I_D = 6.4 \ A \\ V_{GS} = 2.5 \ V, & I_D = 6.4 \ A \\ V_{GS} = 4.5 \ V, \ I_D = 7.2 \ A, \ T_J = 125^\circ C \end{array} $ |     | 19<br>20<br>22<br>23<br>25 | 26<br>28<br>32<br>34<br>39 | mΩ    |
| <b>g</b> <sub>FS</sub>                | Forward Transconductance                          | $V_{DS} = 5 V$ , $I_D = 7.2 A$                                                                                                                                                                                                               |     | 30                         |                            | S     |
|                                       | Characteristics                                   |                                                                                                                                                                                                                                              |     |                            |                            |       |
| C <sub>iss</sub>                      | Input Capacitance                                 | $V_{DS} = 15 V$ , $V_{GS} = 0 V$ ,                                                                                                                                                                                                           |     | 740                        |                            | pF    |
| C <sub>oss</sub>                      | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                                                                                  |     | 165                        |                            | pF    |
| C <sub>rss</sub>                      | Reverse Transfer Capacitance                      |                                                                                                                                                                                                                                              |     | 127                        |                            | pF    |
| R <sub>G</sub>                        | Gate Resistance                                   | f = 1.0 MHz                                                                                                                                                                                                                                  |     | 1.4                        |                            | Ω     |
| Switching                             | g Characteristics (Note 2)                        |                                                                                                                                                                                                                                              |     |                            |                            |       |
| t <sub>d(on)</sub>                    | Turn–On Delay Time                                | $V_{DD} = 10 V$ , $I_D = 1 A$ ,                                                                                                                                                                                                              |     | 8                          | 16                         | ns    |
| t <sub>r</sub>                        | Turn–On Rise Time                                 | $V_{GS} = 4.5 \text{ V},  R_{GEN} = 6 \Omega$                                                                                                                                                                                                |     | 10                         | 20                         | ns    |
| t <sub>d(off)</sub>                   | Turn–Off Delay Time                               |                                                                                                                                                                                                                                              |     | 16                         | 29                         | ns    |
| t <sub>f</sub>                        | Turn–Off Fall Time                                |                                                                                                                                                                                                                                              |     | 13                         | 23                         | ns    |
| Qg                                    | Total Gate Charge                                 | $V_{DS} = 10 \text{ V}, \qquad I_D = 7.2 \text{ A},$                                                                                                                                                                                         |     | 9                          | 13                         | nC    |
| Q <sub>gs</sub>                       | Gate-Source Charge                                | $V_{GS} = 4.5 V$                                                                                                                                                                                                                             |     | 1                          |                            | nC    |
| Q <sub>gd</sub>                       | Gate–Drain Charge                                 |                                                                                                                                                                                                                                              |     | 3                          |                            | nC    |
| Drain-Sou                             | Irce Diode Characteristics                        |                                                                                                                                                                                                                                              |     |                            |                            |       |
| V <sub>SD</sub>                       | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 V$ , $I_S = 1.8 A$ (Note 2)                                                                                                                                                                                                      |     | 0.7                        | 1.2                        | V     |
| t <sub>rr</sub>                       | Diode Reverse Recovery Time                       | $I_{\rm F} = 7.2  {\rm A},$                                                                                                                                                                                                                  |     | 15                         |                            | nS    |
| Q <sub>rr</sub>                       | Diode Reverse Recovery Charge                     | dI <sub>F</sub> /dt = 100 A/µs                                                                                                                                                                                                               |     | 4                          |                            | nC    |



b) 145°C/W when mounted on a minimum pad of 2 oz copper Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0%

 The diode connected between the gate and source serves only as protection againts ESD. No gate overvoltage rating is implied.

FDMW2512NZ Rev D

FDMW2512NZ



FDMW2512NZ

FDMW2512NZ Rev D



FDMW2512NZ

FDMW2512NZ Rev D



FDMW2512NZ

FDMW2512NZ Rev D

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx <sup>™</sup><br>ActiveArray <sup>™</sup><br>Bottomless <sup>™</sup><br>Build it Now <sup>™</sup><br>CoolFET <sup>™</sup><br><i>CROSSVOLT</i> <sup>™</sup><br>DOME <sup>™</sup><br>EcoSPARK <sup>™</sup><br>E <sup>2</sup> CMOS <sup>™</sup><br>EnSigna <sup>™</sup><br>FACT <sup>™</sup><br>FACT Quiet Serie | FAST <sup>®</sup><br>FASTr <sup>™</sup><br>FPS <sup>™</sup><br>FRFET <sup>™</sup><br>GlobalOptoisolator <sup>™</sup><br>GTO <sup>™</sup><br>HiSeC <sup>™</sup><br>I <sup>2</sup> C <sup>™</sup><br><i>i</i> -Lo <sup>™</sup><br>ImpliedDisconnect <sup>™</sup><br>IntelliMAX <sup>™</sup><br>b <sup>™</sup> | ISOPLANAR <sup>™</sup><br>LittleFET <sup>™</sup><br>MICROCOUPLER <sup>™</sup><br>MicroFET <sup>™</sup><br>MicroPak <sup>™</sup><br>MICROWIRE <sup>™</sup><br>MSX <sup>™</sup><br>MSXPro <sup>™</sup><br>OCX <sup>™</sup><br>OCX <sup>™</sup><br>OCXPro <sup>™</sup><br>OPTOLOGIC <sup>®</sup><br>OPTOPLANAR <sup>™</sup> | PowerSaver <sup>™</sup><br>PowerTrench <sup>®</sup><br>QFET <sup>®</sup><br>QS <sup>™</sup><br>QT Optoelectronics <sup>™</sup><br>Quiet Series <sup>™</sup><br>RapidConfigure <sup>™</sup><br>RapidConnect <sup>™</sup><br>µSerDes <sup>™</sup><br>ScalarPump <sup>™</sup><br>SILENT SWITCHER <sup>®</sup><br>SMART START <sup>™</sup> | SuperSOT <sup>™</sup> -6<br>SuperSOT <sup>™</sup> -8<br>SyncFET <sup>™</sup><br>TinyLogic <sup>®</sup><br>TINYOPTO <sup>™</sup><br>TruTranslation <sup>™</sup><br>UHC <sup>™</sup><br>UltraFET <sup>®</sup><br>UniFET <sup>™</sup><br>VCX <sup>™</sup><br>Wire <sup>™</sup> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                   | . Around the world.™<br>chise <sup>®</sup>                                                                                                                                                                                                                                                                  | PACMAN™<br>POP™<br>Power247™<br>PowerEdge™                                                                                                                                                                                                                                                                               | SPM <sup>™</sup><br>Stealth <sup>™</sup><br>SuperFET <sup>™</sup><br>SuperSOT <sup>™</sup> -3                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                             |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                          |                           | Rev. I17                                                                                                                                                                                                                          |