# Broadband, Fully-Differential, 14-/16-Bit ADC DRIVER AMPLIFIER Check for Samples: THS770006 #### **FEATURES** - · 2.4GHz Bandwidth - 3100V/µs Slew Rate, V<sub>OUT</sub> =2V step - Fixed Voltage Gain: +6dB - IMD<sub>3</sub>: -107dBc, $V_{OUT} = 2V_{PP}$ , $R_L = 400\Omega$ , f = 100MHz - OIP3: 48dBm, f = 100MHz - Noise Figure: 11dB, f = 100MHz #### **APPLICATIONS** - 14/16-bit ADC Driver - ADC Driver for Wireless Base Station Signal Chains: GSM, WCDMA, MC-GSM - ADC Driver for High Dynamic Range Test and Measurement Equipment ### **THS770006 Driving ADS5493** # FFT Plot with Two-Tone Input at 96MHz and 100MHz (see *Application Information* section). #### DESCRIPTION The THS770006 is a fixed-gain of +6dB, wideband, fully-differential amplifier designed and optimized specifically for driving 16-bit analog-to-digital converters (ADCs) at input frequencies up to 130MHz, and 14-bit ADCs at input frequencies up to 200MHz. This device provides high bandwidth, high-voltage output with low distortion and low noise, critical in high-speed data acquisition systems that require very high dynamic range, such as wireless stations and test and measurement base applications. This device also makes an excellent differential amplifier for general-purpose, high-speed differential signal chain and short line driver applications. The THS7700 operates on a nominal +5V single supply, offers very fast, 7.5ns maximum recovery time from overdrive conditions, and has a power-down mode for power saving. The THS770006 is offered in a Pb-free (RoHS compliant) and green, QFN-24 thermally-enhanced package. It is characterized for operation over the industrial temperature range of -40°C to +85°C. #### RELATED DEVICES | DEVICE | DESCRIPTION | |-----------------------|------------------------------------------------------------------------------------------------| | THS4509 | Wideband, low-noise, low-distortion, fully-differential amplifier | | PGA870 | Wideband, low-noise, low-distortion, fully-differential, digitally-programmable gain amplifier | | ADS5481 to<br>ADS5485 | 16-bit, 80MSPS to 200MSPS ADCs | | ADS5493 | 16-bit, 130MSPS ADC | | ADS6145 | 14-bit, 125MSPS ADC | | ADS6149 | 14-bit, 250MSPS ADC | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # PACKAGE/ORDERING INFORMATION(1) | PRODUCT | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |-------------|-----------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------| | TI 10770006 | VQFN-24 | RGE | 40°C to 105°C | THS770006IGRE | THS770006IRGET | Tape and reel, 250 | | THS770006 | VQFN-24 | RGE | –40°C to +85°C | THS770006IGRE | THS770006IRGER | Tape and reel, 3000 | (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. #### **DEVICE MARKING INFORMATION** | 0 | THS7700<br>06IRGE | | |---|-------------------|--| | | TI YMS<br>LLLL | | | ○ = Pin 1 designator | |-----------------------------| | THS770006IRGE = device name | | TI = TI LETTERS | | YM = YEAR MONTH DATE CODE | | S = ASSEMBLY SITE CODE | | LLLL = ASSY LOT CODE | # **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range, unless otherwise noted. | | | THS770006 | UNIT | |----------------------------------------------|------------------------------------|---------------------------|------| | Power supply (V <sub>S+</sub> to GND) | 5.5 | V | | | Input voltage range | | Ground to V <sub>S+</sub> | V | | Differential input voltage, V <sub>ID</sub> | | Ground to V <sub>S+</sub> | V | | Continuous input current, I <sub>I</sub> | | 10 | mA | | Continuous output current, I <sub>O</sub> | | 100 | mA | | Storage temperature range, T <sub>stq</sub> | | -40°C to +125°C | °C | | Maximum junction temperature, T <sub>J</sub> | | +150 | °C | | Maximum junction temperature, continuou | s operation, long term reliability | +125 | °C | | | Human body model (HBM) | 2500 | V | | ESD ratings | Charged device model (CDM) | 1000 | V | | | Machine model (MM) | 100 | V | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. Submit Documentation Feedback Copyright © 2010, Texas Instruments Incorporated #### THERMAL INFORMATION | | | THS770006 | | |---------------------------|----------------------------------------------|-----------|-------| | | THERMAL METRIC <sup>(1)</sup> | RGE | UNITS | | | | 24 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 44.1 | | | $\theta_{\text{JC(top)}}$ | Junction-to-case(top) thermal resistance | 35 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 19 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | *C/VV | | ΨЈВ | Junction-to-board characterization parameter | 18.8 | | | θ <sub>JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance | 8.9 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### **ELECTRICAL CHARACTERISTICS** Test conditions are at $T_A = +25^{\circ}C$ , $V_{S+} = +5V$ , $V_{OCM} = +2.5V$ , $V_{OUT} = 2V_{PP}$ , $R_L = 400\Omega$ differential, G = +6dB, differential input and output, and input and output referenced to midsupply, unless otherwise noted. Measured using evaluation module as discussed in *Test Circuits* section. | PARAMETER | TE | EST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |----------------------------------|--------------------------------|--------------------|-----|------|-----|------|------------------------------| | AC PERFORMANCE | 1 | | 1 | | | | | | Small-signal bandwidth | $V_{OUT} = 200 \text{mV}_{PP}$ | | | 2.4 | | GHz | С | | 1 | $V_{OUT} = 2V_{PP}$ | | | 675 | | MHz | С | | Large-signal bandwidth | $V_{OUT} = 3V_{PP}$ | | | 485 | | MHz | С | | D 1 1 11 1 0 0 1 1D 11 1 | $V_{OUT} = 2V_{PP}$ | | | 360 | | MHz | С | | Bandwidth for 0.1dB flatness | $V_{OUT} = 3V_{PP}$ | | | 325 | | MHz | С | | 01 | V <sub>OUT</sub> = 2V step | | | 3100 | | V/µs | С | | Slew rate | V <sub>OUT</sub> = 4V step | | | 3200 | | V/µs | С | | Rise time | V <sub>OUT</sub> = 2V step | | | 0.6 | | ns | С | | Fall time | V <sub>OUT</sub> = 2V step | | | 0.6 | | ns | С | | Settling time to 0.1% | V <sub>OUT</sub> = 2V step | | | 2.2 | | ns | С | | Input return loss, s11 | See s-Parameters se | ection, f < 200MHz | | -20 | | dB | С | | Output return loss, s22 | See s-Parameters se | ection, f < 200MHz | | -20 | | dB | С | | Reverse isolation, s12 | See s-Parameters se | ection, f < 200MHz | | -70 | | dB | С | | | f = 10MHz | | | -87 | | dBc | С | | Second-order harmonic | f = 50MHz | | | -81 | | dBc | С | | distortion | f = 100MHz | | -78 | | dBc | С | | | | f = 200MHz | | | -74 | | dBc | С | | | f = 10MHz | | | -103 | | dBc | С | | Third and a bounce in distantian | f = 50MHz | | | -91 | | dBc | С | | Third-order harmonic distortion | f = 100MHz | | | -86 | | dBc | С | | | f = 200MHz | | | -77 | | dBc | С | | | f = 50MHz, 10MHz s | pacing | | -80 | | dBc | С | | Second-order intermodulation | f = 100MHz, 10MHz | spacing | | -79 | | dBc | С | | distortion | f = 150MHz, 10MHz spacing | | | -77 | | dBc | С | | | f = 200MHz, 10MHz | spacing | | -76 | | dBc | С | | | f = 50MHz, 10MHz s | pacing | | -107 | | dBc | С | | Third-order intermodulation | f = 100MHz, 10MHz | spacing | | -107 | | dBc | С | | distortion | f = 150MHz, 10MHz | spacing | | -97 | | dBc | С | | | f = 200MHz, 10MHz | spacing | | -82 | | dBc | С | | 4-ID | £ 400MH= | $R_L = 20\Omega$ | | 19.6 | | dBm | С | | 1dB compression point | f = 100MHz | $R_L = 400\Omega$ | | 8.7 | | dBm | С | <sup>(1)</sup> Test levels: (A) 100% tested at +25°C. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. # **ELECTRICAL CHARACTERISTICS (continued)** Test conditions are at $T_A = +25$ °C, $V_{S+} = +5V$ , $V_{OCM} = +2.5V$ , $V_{OUT} = 2V_{PP}$ , $R_L = 400\Omega$ differential, G = +6dB, differential input and output, and input and output referenced to midsupply, unless otherwise noted. Measured using evaluation module as discussed in *Test Circuits* section. | PARAMETER | TE | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | | |-------------------------------------------------------|-----------------------------------------------------|-----------------------------|------|------|--------------------|------------------------------|---| | Output third-order intercept point | At device outputs, R <sub>L</sub> | | 48 | | dBm | С | | | Input-referred voltage noise | f > 100kHz | | 1.7 | | nV/√ <del>Hz</del> | С | | | Ouput-referred voltage noise | f > 100kHz | | | 3.4 | | nV/√Hz | С | | | | f = 50 MHz | | 10.5 | | dB | С | | Noise figure | 100Ω differential source | f = 100 MHz | | 11 | | dB | С | | | Journal | f = 200 MHz | | 13 | | dB | С | | Overdrive recovery | Overdrive = ±0.5V | | | 5 | 7.5 | ns | В | | Output balance error | f = 200MHz | | | -60 | | dB | С | | Output impedance | f = 100MHz | | | 4.4 | | Ω | С | | DC PERFORMANCE | | | | | | | | | | $T_A = +25^{\circ}C, R_L = 400$ | Ω | 5.75 | 6 | 6.25 | dB | Α | | 0-i | $T_A = +25^{\circ}C, R_L = 100$ | Ω | 5.5 | 5.7 | 5.9 | dB | В | | Gain | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | $R_L = 400\Omega$ | 5.7 | | 6.3 | dB | В | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | , R <sub>L</sub> = 100Ω | 5.45 | | 5.95 | dB | В | | Output offset | T <sub>A</sub> = +25°C | | -10 | ±1 | 10 | mV | Α | | Output offset | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | $T_A = -40$ °C to +85°C | | | 12.5 | mV | В | | 0 | T <sub>A</sub> = +25°C | 36 | 60 | | dB | Α | | | Common-mode rejection ratio | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | 35 | | | dB | В | | INPUT | • | | | · | • | | • | | Differential input resistance | | | 85 | 100 | 115 | Ω | Α | | Input common-mode range | Inputs shorted togeth | er, V <sub>OCM</sub> = 2.5V | 2.25 | | 2.75 | V | Α | | OUTPUT | | | | | | | | | Most positive system veltage | Each output with | T <sub>A</sub> = +25°C | 3.64 | 3.7 | | V | Α | | Most positive output voltage | 200Ω to midsupply | $T_A = -40$ °C to +85°C | 3.59 | | | V | В | | Locat positive system valtage | Each output with 200Ω to midsupply | T <sub>A</sub> = +25°C | | 1.3 | 1.4 | V | Α | | Least positive output voltage | | $T_A = -40$ °C to +85°C | | | 1.45 | V | В | | Most positive system veltage | Each output with | T <sub>A</sub> = +25°C | 3.59 | 3.6 | | V | Α | | Most positive output voltage | 50Ω to midsupply | $T_A = -40$ °C to +85°C | 3.54 | | | V | В | | 1 4 141 4 14 | Each output with | T <sub>A</sub> = +25°C | | 1.3 | 1.5 | V | Α | | Least positive output voltage | 50Ω to midsupply | $T_A = -40$ °C to +85°C | | | 1.55 | V | В | | Diffti-lttt | $T_A = +25^{\circ}C, R_L = 400$ | Ω | 4.4 | 4.85 | | $V_{PP}$ | В | | Differential output voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | , R <sub>L</sub> = 400Ω | 4.2 | | | $V_{PP}$ | В | | Differential entant current drive | $T_A = +25^{\circ}C, R_L = 100$ | Σ | | 80 | | mA | В | | Differential output current drive | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | , R <sub>L</sub> =10Ω | | 80 | | mA | В | | OUTPUT COMMON-MODE VO | LTAGE CONTROL | | | | | | | | V <sub>OCM</sub> small-signal bandwidth | $V_{OUT\_CM} = 200 \text{mV}_{PP}$ | | | 525 | | MHz | С | | V <sub>OCM</sub> slew rate | $V_{OUT\_CM} = 500 \text{mV}_{PP}$ | | | 180 | | V/µs | С | | V <sub>OCM</sub> voltage range | Supplied by external | source <sup>(2)</sup> | 2.25 | 2.5 | 2.75 | V | С | | V <sub>OCM</sub> gain | V <sub>OCM</sub> = 2.5V | | 0.98 | 1 | 1.02 | V/V | Α | | Output common-mode offset from V <sub>OCM</sub> input | V <sub>OCM</sub> = 2.5V | | -30 | 12 | 30 | mV | А | | V <sub>OCM</sub> input bias current | 2.25V ≤ V <sub>OCM</sub> ≤ 2.75 | V | -400 | ±30 | 400 | μA | Α | <sup>(2)</sup> Limits set by best harmonic distortion with $V_{OUT} = 3V_{PP}$ . $V_{OCM}$ voltage range can be extended if lower output swing is used or distortion degradation is allowed, and increased bias current into pin is acceptable. For more information, see Figure 12 and Figure 30. Submit Documentation Feedback Copyright © 2010, Texas Instruments Incorporated # **ELECTRICAL CHARACTERISTICS (continued)** Test conditions are at $T_A$ = +25°C, $V_{S+}$ = +5V, $V_{OCM}$ = +2.5V, $V_{OUT}$ = 2 $V_{PP}$ , $R_L$ = 400 $\Omega$ differential, G = +6dB, differential input and output, and input and output referenced to midsupply, unless otherwise noted. Measured using evaluation module as discussed in *Test Circuits* section. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | | | | | |-----------------------------------------|--------------------------------------------------|------|------|------|------|------------------------------|--|--|--|--| | POWER SUPPLY | POWER SUPPLY | | | | | | | | | | | Specified operating voltage | | 4.75 | 5 | 5.25 | V | С | | | | | | Quiescent current | $T_A = +25^{\circ}C$ | 85 | 100 | 115 | mA | А | | | | | | Quiescent current | $T_A = -40$ °C to +85°C | 80 | | 125 | mA | В | | | | | | Dower aupply rejection ratio | $T_A = +25^{\circ}C$ , VCC ±0.25V | 60 | 90 | | dB | Α | | | | | | Power-supply rejection ratio | $T_A = -40$ °C to +85°C, VCC ±0.5V | 59 | | | dB | В | | | | | | POWER-DOWN | | | | | | | | | | | | Enable voltage threshold | Device powers on below 0.5V | | | 0.5 | V | Α | | | | | | Disable voltage threshold | Device powers down above 2.0V | 2 | | | V | Α | | | | | | Power-down quiescent current | | | 0.8 | 3 | mA | Α | | | | | | Input bias current | | | 80 | 100 | μΑ | Α | | | | | | Turn-on time delay | Time to V <sub>OUT</sub> = 90% of final value | | 10 | | μs | С | | | | | | Turn-off time delay | Time to V <sub>OUT</sub> = 10% of original value | | 0.15 | | μs | С | | | | | | THERMAL CHARACTERISTICS | | | | | | | | | | | | Specified operating range | | -40 | | +85 | °C | С | | | | | | Thermal resistance, $\theta_{JC}^{(3)}$ | Junction to case (bottom) | | 8.9 | | °C/W | С | | | | | | Thermal resistance, $\theta_{JA}^{(3)}$ | Junction to ambient | | 44.1 | | °C/W | С | | | | | <sup>(3)</sup> Tested using JEDEC High-K test PCB. Thermal management of the final printed circuit board (PCB) should keep the junction temperature below +125°C for long term reliability. # **PIN CONFIGURATION** #### RGE PACKAGE VQFN-24 (TOP VIEW) #### **PIN DESCRIPTIONS** | PIN | | | |-------------------|-------------------|--------------------------------------------------------------------------------------| | NO. NAME | | DESCRIPTION | | 1 | NC | No internal connection | | 2 | PD | Power down. High = low power (sleep) mode. Low = active. | | 3 | V <sub>IN</sub> _ | Inverting input pin | | 4 | V <sub>IN+</sub> | Noninverting input pin | | 5 | V <sub>OCM</sub> | Output common-mode voltage control input pin | | 6, 7 | NC | No internal connection | | 8, 9, 10, 11 | GND | Ground. Must be connected to thermal pad. | | 12, 13 | NC | No internal connection | | 14 | Unused | Bonded to die, but not used. Tie to GND. | | 15 | V <sub>OUT</sub> | Inverting output pin | | 16 | V <sub>OUT+</sub> | Noninverting output pin | | 17 | Unused | Bonded to die, but not used. Tie to GND. | | 18, 19 | NC | No internal connection | | 20, 21, 22,<br>23 | V <sub>S+</sub> | Power supply pins, +5V nominal | | 24 | NC | No internal connection | | Thermal | pad | Thermal pad on bottom of device is used for heat dissipation and must be tied to GND | # **TYPICAL CHARACTERISTICS** # **TABLE OF GRAPHS** | TITLE | FIGURE | |-------------------------------------------------------------------------------------------------------------|-----------| | Frequency Response Magnitude (with Transformers) | Figure 1 | | Frequency Response Magnitude (no Transformers) | Figure 2 | | Frequency Response Phase (no Transformers) | Figure 3 | | Small- and Large-Signal Pulse Response | Figure 4 | | Slew Rate vs Output Voltage Step | Figure 5 | | Overdrive Recovery | Figure 6 | | Single-Ended Input Harmonic Distortion vs Frequency | Figure 7 | | Harmonic Distortion vs Frequency, V <sub>OUT</sub> = 1V <sub>PP</sub> , 2V <sub>PP</sub> , 3V <sub>PP</sub> | Figure 8 | | Harmonic Distortion vs Frequency, V <sub>OUT</sub> = 0.9V <sub>PP</sub> | Figure 9 | | Harmonic Distortion vs V <sub>OUT</sub> | Figure 10 | | Harmonic Distortion vs R <sub>L</sub> | Figure 11 | | Harmonic Distortion vs V <sub>OCM</sub> | Figure 12 | | Intermodulation Distortion vs Frequency, V <sub>OUT</sub> = 2V <sub>PP</sub> , 3V <sub>PP</sub> Envelope | Figure 13 | | Intermodulation Distortion vs Frequency, V <sub>OUT</sub> = 0.9V <sub>PP</sub> Envelope | Figure 14 | | Output Intercept Point vs Frequency | Figure 15 | | Maximum Differential Output Voltage Swing Peak-to-Peak vs Differential Load Resistance | Figure 16 | | Maximum/Minimum Single-Ended Output Voltage vs Differential Load Resistance | Figure 17 | | Differential Output Impedance vs Frequency | Figure 18 | | s-Parameters (Magnitude) | Figure 19 | | Frequency Response vs Capacitive Load | Figure 20 | | Recommended R <sub>O</sub> vs Capacitive Load | Figure 21 | | Common-Mode Rejection Ratio vs Frequency | Figure 22 | | Power-Supply Rejection Ratio vs Frequency | Figure 23 | | V <sub>OCM</sub> Pulse Response | Figure 24 | | Turn-On Time | Figure 25 | | Turn-Off Time | Figure 26 | | Input and Output Voltage Noise vs Frequency | Figure 27 | | Output Balance Error vs Frequency | Figure 28 | | V <sub>OCM</sub> Small-Signal Frequency Response | Figure 29 | | V <sub>OCM</sub> Input Bias Current vs V <sub>OCM</sub> Input Voltage | Figure 30 | | Noise Figure vs Frequency | Figure 31 | # TYPICAL CHARACTERISTICS At $T_A = +25$ °C, $V_{S+} = +5V$ , $V_{OCM} = +2.5V$ , $V_{OUT} = 2V_{PP}$ , $R_L = 400\Omega$ differential, G = +6dB, differential input and output, and input and output pins referenced to midsupply, unless otherwise noted. Measured using EVM as discussed in Test Circuits section. #### FREQUENCY RESPONSE MAGNITUDE (WITH TRANSFORMERS) Figure 1. #### FREQUENCY RESPONSE MAGNITUDE (NO TRANSFORMERS) NSTRUMENTS Figure 2. #### FREQUENCY RESPONSE PHASE (NO TRANSFORMERS) Figure 3. #### **SMALL- AND LARGE-SIGNAL PULSE RESPONSE** Figure 4. #### **SLEW RATE vs OUTPUT VOLTAGE STEP** -2.0 0 Figure 6. # TYPICAL CHARACTERISTICS (continued) At $T_A = +25^{\circ}C$ , $V_{S+} = +5V$ , $V_{OCM} = +2.5V$ , $V_{OUT} = 2V_{PP}$ , $R_L = 400\Omega$ differential, G = +6dB, differential input and output, and input and output pins referenced to midsupply, unless otherwise noted. Measured using EVM as discussed in Test Circuits section. Figure 7. Figure 8. Figure 9. HARMONIC DISTORTION HARMONIC DISTORTION vs V<sub>OCM</sub> Figure 12. ### TEXAS INSTRUMENTS #### TYPICAL CHARACTERISTICS (continued) At $T_A$ = +25°C, $V_{S+}$ = +5V, $V_{OCM}$ = +2.5V, $V_{OUT}$ = 2V<sub>PP</sub>, $R_L$ = 400 $\Omega$ differential, G = +6dB, differential input and output, and input and output pins referenced to midsupply, unless otherwise noted. Measured using EVM as discussed in *Test Circuits* section. # INTERMODULATION DISTORTION vs FREQUENCY, $V_{OUT} = 2V_{PP}$ , $3V_{PP}$ ENVELOPE Figure 13. # INTERMODULATION DISTORTION vs FREQUENCY, V<sub>OUT</sub> = 0.9V<sub>PP</sub> ENVELOPE Figure 14. # OUTPUT INTERCEPT POINT vs FREQUENCY Figure 15. # MAXIMUM DIFFERENTIAL OUTPUT VOLTAGE SWING PEAK-TO-PEAK vs DIFFERENTIAL LOAD RESISTANCE Figure 16. # MAXIMUM/MINIMUM SINGLE-ENDED OUTPUT VOLTAGE vs DIFFERENTIAL LOAD RESISTANCE Figure 17. # DIFFERENTIAL OUTPUT IMPEDANCE vs FREQUENCY Figure 18. i iguie io. # TYPICAL CHARACTERISTICS (continued) At $T_A$ = +25°C, $V_{S+}$ = +5V, $V_{OCM}$ = +2.5V, $V_{OUT}$ = 2V<sub>PP</sub>, $R_L$ = 400 $\Omega$ differential, G = +6dB, differential input and output, and input and output pins referenced to midsupply, unless otherwise noted. Measured using EVM as discussed in *Test Circuits* section. Figure 19. Figure 20. # RECOMMENDED R<sub>O</sub> vs CAPACITIVE LOAD Figure 21. Figure 22. # POWER-SUPPLY REJECTION RATIO vs FREQUENCY Figure 23. Figure 24. # **TYPICAL CHARACTERISTICS (continued)** At $T_A$ = +25°C, $V_{S+}$ = +5V, $V_{OCM}$ = +2.5V, $V_{OUT}$ = 2V<sub>PP</sub>, $R_L$ = 400 $\Omega$ differential, G = +6dB, differential input and output, and input and output pins referenced to midsupply, unless otherwise noted. Measured using EVM as discussed in *Test Circuits* section. **NSTRUMENTS** Figure 26. # INPUT AND OUTPUT VOLTAGE NOISE vs FREQUENCY Figure 27. Figure 28. Figure 29. Submit Documentation Feedback # **TYPICAL CHARACTERISTICS (continued)** At $T_A = +25$ °C, $V_{S+} = +5V$ , $V_{OCM} = +2.5V$ , $V_{OUT} = 2V_{PP}$ , $R_L = 400\Omega$ differential, G = +6dB, differential input and output, and input and output pins referenced to midsupply, unless otherwise noted. Measured using EVM as discussed in *Test Circuits* section. #### **TEST CIRCUITS** #### **OVERVIEW** The standard THS770006 evaluation module (EVM) is used for testing the typical performance shown in the Typical Characteristics, with changes as noted below. The EVM schematic is shown in Figure 32. The signal generators and analyzers used for most tests have single-ended $50\Omega$ input and output impedance. The THS770006 EVM is configured to convert to and from a differential $50\Omega$ impedance by using RF transformers or baluns (CX2156NL from Pulse, supplied as a standard configuration of the EVM). For line input termination, two $49.9\Omega$ resistors (R5 and R6) are placed to ground on the input transformer output pins (terminals 1 and 3). In combination with the $100\Omega$ input impedance of the device, the total impedance seen by the line is $50\Omega$ . A resistor network is used on the amplifier output to present various loads ( $R_L$ ) and maintain line output termination to $50\Omega$ . Depending on the test conditions, component values are changed as shown in Table 1, or as otherwise noted. As a result of the voltage divider on the output formed by the load component values, the amplifier output is attenuated. The Loss column in Table 1 shows the attenuation expected from the resistor divider. The output transformer causes slightly more loss, so these numbers are approximate. Table 1. Load Component Values (1) | LOAD R <sub>L</sub> | R15 AND R17 | R16 | LOSS | |---------------------|-------------|-------|--------| | 100Ω | 25Ω | Open | 6dB | | 200Ω | 86.6Ω | 69.8Ω | 16.8dB | | 400Ω | 187Ω | 57.6Ω | 25.5dB | | 1kΩ | 487Ω | 52.3Ω | 31.8dB | <sup>(1)</sup> The total load includes $50\Omega$ termination by the test equipment. Components are chosen to achieve load and $50\Omega$ line termination through a 1:1 transformer. Figure 32. THS770006IRGE EVM Schematic #### **TEST DESCRIPTIONS** The following sections describe how the tests were performed, as well as the EVM circuit modifications that were made (if any). Modifications made for test purposes include changing capacitors to resistors, resistors to capacitors, the shorting/opening of components, etc., as noted. Unless otherwise noted, C1, C2, C9, and C13 are all changed to $0.1\mu F$ . ### Frequency Response: 200mV<sub>PP</sub>, 2V<sub>PP</sub>, 3V<sub>pp</sub> This test is run with and without transformers in the signal path. For tests with transformers, the standard EVM is used and only the gain magnitude is shown. A network analyzer is connected to the input and output of the EVM with $50\Omega$ coaxial cables and set to measure the forward transfer function (s21). The input signal frequency is swept with the signal level set for the desired output amplitude. The use of transformers gives better magnitude response that correlates best with detailed design simulation in terms of peaking in the response due to better control of parasitic capacitance at the device output pins, but also results in excess phase shift. So only magnitude is plotted. For tests without transformers, the standard EVM is used, with the gain magnitude and phase shown. A network analyzer is connected to the input of the EVM with $50\Omega$ coaxial cable, the output is terminated with a $50\Omega$ load, and a high impedance differential probe is used for the measurement. The analyzer is set to measure the forward transfer function (s21). The analyzer with a probe input is calibrated at the input pins of the device and signal is measured at the output pin, thus effectively removing the transformers from the transfer function. The input signal frequency is swept with signal level set for desired output amplitude. Not using transformers gives better phase response that correlates best with detailed design simulations, but as a result of extra parasitic capacitance at the device output pins gives significantly more peaking in the magnitude response. The -3dB points of the magnitude response measured without transformers correlates better with measured slew rate, so both magnitude and phase are plotted. #### s-Parameters: s11, s22, and s12 The standard EVM is used with both R15 and R17 = $24.9\Omega$ , and R16 = open, to test the input return loss, output return loss, and reverse isolation. A network analyzer is connected to the input and output of the EVM with $50\Omega$ coaxial cables and set to measure the appropriate transfer function: s11, s22, or s12. Note the transformers are included in the signal chain in order to retrieve proper measurements with single-ended test equipment. The impact is minimal from 10MHz to 200MHz, but further analysis is required to fully de-embed the respective effects. ### Frequency Response with Capacitive Load The standard EVM is used with R15 and R17 = $R_O$ , R16 = $C_{LOAD}$ , C9 and C13 = 953 $\Omega$ , R21 = open, T2 removed, and jumpers placed across terminals 3 to 4 and 1 to 6. A network analyzer is connected to the input and output of the EVM with 50 $\Omega$ coaxial cables and set to measure the forward transfer function (s21). Different values of load capacitance are placed on the output (at R16) and the output resistor values (R15 and R17) changed until an optimally flat frequency response is achieved with maximum bandwidth. #### **Distortion** The standard EVM is used for measurement of single-tone harmonic distortion and two-tone intermodulation distortion. For differential distortion measurements, the standard EVM is used with no modification. For single-ended input distortion measurements, the standard EVM is used with with T1 removed and jumpers placed across terminals 3 to 4 and 1 to 6, and R5 and R6 = $100\Omega$ . A signal generator is connected to the J1 input of the EVM with $50\Omega$ coaxial cables, with filters inserted inline to reduce distortion from the generator. The J3 output of the EVM is connected with $50\Omega$ coaxial cables to a spectrum analyzer to measure the fundamental(s) and distortion products. # **Noise Figure** The standard EVM is used with T1 changed to a 1:2 impedance ratio transformer (Mini-Circuits ADT2), R15 and R17 = $24.9\Omega$ , and R5, R6, and R16 = open. A noise figure analyzer is connected to the input and output of the EVM with $50\Omega$ coaxial cables. The noise figure analyzer provides a $50\Omega$ (noise) source so that the data are adjusted to refer to a $100\Omega$ source. Product Folder Link(s): THS770006 #### Transient Response, Slew Rate, Overdrive Recovery The standard EVM is used with T1 and T2 removed and jumpers placed across terminals 3 to 4 and 1 to 6; R15, R17, and R25 = $49.9\Omega$ ; C1, C2, C9, and C13 = $0\Omega$ ; and R5, R6, R16, and R21 = open. A differential waveform generator is connected to the input of the EVM with $50\Omega$ coaxial cables at J1 and J2. The differential output at J3 and J4 is connected with $50\Omega$ coaxial cables to an oscilloscope to measure the outputs. Waveform math in the oscilloscope is used to combine the differential output of the device. #### Power-Down The standard EVM is used with T1 and T2 removed, jumpers placed across terminals 3 to 4 and 1 to 6, R15 and R17 = $49.9\Omega$ , C9 and C13 = $0\Omega$ , and R5, R6, R16, and R21 = open. A waveform generator is connected to the power-down input of the EVM with a $50\Omega$ coaxial cable at J8. The differential output at J3 and J4 is connected with $50\Omega$ coaxial cables to an oscilloscope to measure the outputs. J1 is left disconnected so that the output is driven to the $V_{OCM}$ voltage when the device is active, and discharged through the resistive load on the output when disabled. Both outputs are the same and only one is shown. #### **Differential Z-out** The standard EVM is used with R15 and R17 = $24.9\Omega$ , and R16 = open. A network analyzer is connected to the output of the EVM at J3 with $50\Omega$ coaxial cable, both inputs are terminated with a $50\Omega$ load, and a high-impedance differential probe is used for the measurement. The analyzer is set to measure the forward transfer function (s21). The analyzer with probe input is calibrated across the open resistor pads of R16 and the signal is measured at the output pins of the device. The output impedance is calculated using the known resistor values and the attenuation caused by R15 and R17. #### **Output Balance Error** The standard EVM is used with R15 and R17 = $100\Omega$ , and R16 = $0\Omega$ . A network analyzer is connected to the input of the EVM with $50\Omega$ coaxial cable, the output is left open, and a high-impedance differential probe is used for the measurement. The analyzer is set to measure the forward transfer function (s21). The analyzer with probe input is calibrated at the input pins of the device and the signal is measured from the shorted pads of R16 to ground. #### Common-Mode Rejection The standard EVM is used with T1 removed and jumpers place across terminals 3 to 4, 1 to 6, and 1 to 3. A network analyzer is connected to the input and output of the EVM with $50\Omega$ coaxial cable and set to measure the forward transfer function (s21). ### **V<sub>OCM</sub> Frequency Response** The standard EVM is used with T2 removed and jumpers across terminals 3 to 4 and 1 to 6; R10, R15, and R17 = $49.9\Omega$ ; C3 and C4 = $0\Omega$ ; and R9, R16, and R21 = open. A network analyzer is connected to the $V_{OCM}$ input of the EVM at J7 and output of the EVM with $50\Omega$ coaxial cable, and set to measure the forward transfer function (s21). The input signal frequency is swept with the signal level set for 200mV. Each output at J3 and J4 is measured as single-ended, and because both are the same, only one output is shown. #### **V<sub>OCM</sub> Slew Rate and Pulse Response** The standard EVM is used with T2 removed and jumpers across terminals 3 to 4 and 1 to 6; R10, R15, and R17 = $49.9\Omega$ ; C9 and C13 = $0\Omega$ ; and C3, C4, R9, R16, and R21 = open. A waveform generator is connected to the $V_{OCM}$ input of the EVM at J7 with $50\Omega$ coaxial cable. The differential output at J3 and J4 is connected with $50\Omega$ coaxial cable to an oscilloscope to measure the outputs. J1 is left disconnected so that the output is driven to the $V_{OCM}$ voltage. Both outputs are the same, so only one is shown. #### Input/Output Voltage Noise, Settling Time, and Power-Supply Rejection These parameters are taken from simulation. Product Folder Link(s): THS770006 #### THEORY OF OPERATION #### **GENERAL DESCRIPTION** The THS770006 is a fixed-gain of +6dB, wideband, fully-differential amplifier designed and optimized specifically for driving 14-bit and 16-bit ADCs at input frequencies up to 200MHz. This device provides high bandwidth, low distortion, and low noise, which are critical parameters in high-speed data acquisition systems that require very high dynamic range, such as wireless base stations and test and measurement applications. It also makes an excellent differential amplifier for general-purpose, high-speed differential signal chain and short line-driver applications. The device has an operating power-supply range of 4.75V to 5.5V. The THS770006 has proprietary circuitry to provide very fast recovery from overdrive conditions and has a power-down mode for power saving. The THS770006 is offered in a Pb-free (RoHS compliant) and green, QFN-24 thermally-enhanced package. It is characterized for operation over the industrial temperature range of -40°C to +85°C. The amplifier uses two negative-feedback loops. One is for the primary differential amplifier and the other controls the common-mode operation. #### **Primary Differential Amplifier** The primary amplifier of the THS770006 is a fully-differential op amp with on-chip gain setting resistors ( $R_F = 100\Omega$ and $R_G = 50\Omega$ ) that fix the differential gain at 2V/V, or 6dB, by use of negative feedback. #### **V<sub>OCM</sub> Control Loop** The output common-mode voltage is controlled through a second negative-feedback loop. The output common-mode voltage is internally sensed and compared to the $V_{\rm OCM}$ pin. The loop then works to drive the difference, or error voltage, to zero in order to maintain the output common-mode voltage = $V_{\rm OCM}$ (within the loop gain and bandwidth of the loop). For more details on fully-differential amplifier theory and use, see application report SLOA054, *Fully-Differential Amplifiers*, available for download from www.ti.com. #### **OPERATION** #### **Differential to Differential** The THS770006 is a fixed gain of 6dB, fully-differential amplifier that can be used to amplify differential input signals to differential output signals. A basic block diagram of the circuit is shown in Figure 33. The differential input to differential output configuration gives the best performance; the signal source and load should be balanced. Figure 33. Differential Input to Differential Output Amplifier Submit Documentation Feedback #### Single-Ended to Differential The THS770006 can be used to amplify and convert single-ended input signals to differential output signals. A basic block diagram of the circuit is shown in Figure 34. The gain from the single-ended input to the differential output is 6dB. In order to maintain proper balance in the amplifier and avoid offsets at the output, the alternate input must be biased and the impedance matched to the signal input. For example, if a $50\Omega$ source biased to 2.5V provides the input, the alternate input should be tied to 2.5V through $50\Omega$ . If a $50\Omega$ source is ac-coupled to the input, the alternate input should be ac-coupled to ground through $50\Omega$ . Note that the ac coupling should provide a similar frequency response to balance the gain over frequency. Figure 34. Single-Ended Input to Differential Output Amplifier #### **Setting the Output Common-Mode Voltage** The V<sub>OCM</sub> input controls the output common-mode voltage. V<sub>OCM</sub> has no internal biasing network and must be driven by an external source or resistor divider network to the positive power supply. In ac-coupled applications, the V<sub>OCM</sub> input impedance and bias current are not critical, but in dc-coupled applications where more accuracy is desired, the input bias current of the pin should be considered. For best harmonic distortion with V<sub>OUT</sub> = 3V<sub>PP</sub>, the V<sub>OCM</sub> input should be maintained within the operating range of 2.25V to 2.75V. The V<sub>OCM</sub> input voltage can be operated outside this range if lower output swing is used or distortion degradation is allowed, and increased bias current into the pin is acceptable. For more information, see Figure 12 and Figure 30. It is recommended to use a 0.1µF decoupling capacitor from the V<sub>OCM</sub> pin to ground to prevent noise and other spurious signals from coupling into the common-mode loop of the amplifier. #### Input Common-Mode Voltage Range The THS770006 is designed primarily for ac-coupled operation. With input dc blocking, the input common-mode voltage of the device is driven to the same voltage as V<sub>OCM</sub> by the outputs. Therefore, as long as the V<sub>OCM</sub> input is maintained within the operating range of 2.25V to 2.75V, the input common-mode of the main amplifier is also maintained within its linear operating range of 2.25V to 2.75V. If the device is used with dc coupled input, the driving source needs to bias the input to its linear operating range of 2.25V to 2.75V for proper operation. #### Operation with Split Supply ±2.5V The THS770006 can be operated using a split ±2.5V supply. In this case, V<sub>S+</sub> is connected to +2.5V, and GND (and any other pin noted to be connected to GND) is connected to -2.5V. As with any device, the THS770006 is impervious to what the user decides to name the levels in the system. In essence, it is simply a level shift of the power pins by -2.5V. If everything else is level-shifted by the same amount, the device sees no difference. With a $\pm 2.5$ V power supply, the $V_{OCM}$ range is 0V $\pm 0.25$ V; therefore, power-down levels are -2.5V = on and $\pm 2.5$ V = off, and input and output voltage ranges are symmetrical about OV. This design has certain advantages in systems where signals are referenced to ground, and as noted in the following section, for driving ADCs with low input common-mode voltage requirements in dc-coupled applications. Copyright © 2010, Texas Instruments Incorporated #### **Driving Capcitive Loads** The THS770006 is tested as described previously, with the data shown in the typical graphs. As a result of the fixed gain architecture of the device, the only practical means to avoid stability problems such as overshoot/ringing, gain peaking, and oscillation when driving capacitive loads is to place small resistors in series with the outputs ( $R_O$ ) to isolate the phase shift caused by the capacitive load from the feedback loop of the amplifier. The Typical Characteristics graphs show recommended values for an optimally flat frequency response with maximum bandwidth. Smaller values of $R_O$ can be used if more peaking is allowed, and larger values can be used to - reduce the bandwidth. #### **Driving ADCs** The THS770006 is designed and optimized for the highest performance to drive differential input ADCs. Figure 35 shows a generic block diagram of the THS770006 driving an ADC. The primary interface circuit between the amplifier and the ADC is usually a filter of some type for antialias purposes, and provides a means to bias the signal to the input common-mode voltage required by the ADC. Filters range from single-order real RC poles to higher-order LC filters, depending on the requirements of the application. Output resistors (R<sub>O</sub>) are shown on the amplifier outputs to isolate the amplifier from any capacitive loading presented by the filter. Figure 35. Generic ADC Driver Block Diagram The key points to consider for implementation are described in the following three subsections. #### SNR Considerations The signal-to-noise ratio (SNR) of the amplifier + filter + ADC adds in RMS fashion. Noise from the amplifier is bandwidth-limited by the filter. Depending on the amplitude of the signal and the bandwidth of the filter, the SNR of the amplifier + filter can be calculated. To get the combined SNR, this value is then squared, added to the square of the ADC SNR, and the square-root is taken. If the SNR of the amplifier + filter equals the SNR of the ADC, the combined SNR is 3dB higher and for minimal inpact on the ADC's SNR the SNR of the amplifier + filter should be 10dB or more lower. The combined SNR calculated in this manner is usually accurate to within ±1dB of actual implementation. #### SFDR Considerations Theoretically, the spurious-free dynamic range (SFDR) of the amplifier + filter + ADC adds linearly on a spur-by-spur basis. The amplifier output spurs are linearly related solely to the input signal and the SFDR is usually set by second-order or third-order harmonic distortion for single-tone inputs, and by second-order or third-order intermodulation distortion for two-tone inputs. Harmonic and second-order intermodulation distortion can be filtered to some degree by the antialias filter, but not third-order intermodulation distortion. Generally, the ADC also has the same distortion products, but as a result of the sampling nature and potential for clock feedthrough, there may be spurs not linearly related solely to the input signal. When the spurs from the amplifier + filter are known, each can be directly added to the same spur from the ADC. This is a worst-case analysis based on the assumption the spurs sources are in phase. If the spur of the amplifier + filter equals the spur of the ADC, the combined spur is 6dB higher. The combined spur calculated in this manner is usually accurate to within ±6dB of actual implementation, but higher variations have been observed especially in second-order performance as a result of phase shift in the filter. 20 S Common-mode phase shift introduced by the filter nullifies the basic assumption that the spur sources are in phase. This phase shift can lead to better performance than predicted as the spurs become phase shifted, and there is the potential for cancellation as the phase shift reaches 180°. Differential phase shift in the filter as a result of mismatched components caused by nominal tolerance can severely degrade the second-order distortion of the ADC. Single-order RC filters cause very little differential phase shift with nominal tolerances of 5% or less, but higher-order LC filters are very sensitive to component mismatch. For instance, a third-order Butterworth bandpass filter with 100MHz center frequency and 20MHz bandwidth shows up to 20° differential phase imbalance in a Spice Monte Carlo analysis with 2% component tolerances. Therefore, while a prototype may work, production variance is unacceptable. A transformer or balun is recommended at the ADC input in these applications to restore the phase balance in the input signal to the ADC. #### **ADC Input Common-Mode Voltage Considerations** The input common-mode voltage range of the ADC must be observed for proper operation. In an ac-coupled application between the amplifier and the ADC, the input common-mode voltage bias of the ADC is accomplished in different ways depending on the ADC. Some use internal bias networks and others use external components, such as resistors, from each input to the CM output of the ADC. When ac coupling, the output common-mode voltage of the amplifier is a *don't care* for the ADC, and V<sub>OCM</sub> should be set for optimum performance of the amplifier. DC-coupled applications vary in complexity and requirements, depending on the ADC. Devices such as the ADS5424 require a nominal 2.4V input common-mode, while others such as the ADS5485 require a nominal 3.1V input common-mode, and still others like the ADS6149 require 1.5V and the ADS4149 require 0.95V. Given the THS770006 output common-mode range, ADCs with input common-mode closer to 2.5V are easier to dc-couple to, and require little or no level shifting. For applications that require a different common-mode voltage between the amplifier and the ADC, a resistor network can be used, as shown in Figure 36. With ADCs that have internal resistors ( $R_{\rm INT}$ ) that bias the ADC input to $V_{\rm CM}$ , the bias resistors do not affect the desired value of $R_{\rm P}$ , but do cause more attenuation of the differential input signal. Knowing the differential input resistance is required and sometimes, that is all that is provided. Figure 36. Resistor Network to DC Level Shift Common-Mode Voltage For common-mode analysis, assume that $V_{AMP\pm} = V_{OCM}$ and $V_{ADC\pm} = V_{ADC}$ (the specification for the ADC input common-mode voltage). $V_{REF}$ is chosen to be a voltage within the system (such as the ADC or amplifier analog supply) or ground, depending on whether the voltage must be pulled up or down, and $R_O$ is chosen to be a reasonable value, such as $49.9\Omega$ . With these known values, $R_P$ can be found by using Equation 1: $$\frac{1}{R_{P}} = \frac{1}{V_{ADC} - V_{REF}} \left( \frac{V_{AMP} - V_{ADC}}{R_{O}} + \frac{V_{CM} - V_{ADC}}{R_{INT}} \right) \tag{1}$$ The insertion of this resistor network also attenuates the amplifier output signal. The gain (or loss) can be calculated by Equation 2: $$GAIN = \left(\frac{R_P \parallel R_{INT}}{R_O + (R_P \parallel R_{INT})}\right)$$ (2) Copyright © 2010, Texas Instruments Incorporated Submit Documentation Feedback Using the gain and knowing the full-scale input of the ADC, V<sub>ADC FS</sub>, the required amplitude to drive the ADC with the network can be calculated using Equation 3: $$V_{AMPPP} = V_{ADCFS} \times GAIN$$ (3) Using the ADC examples given previously, Table 2 shows sample calculations of the value of $R_P$ and $V_{AMP\ FS}$ for full-scale drive, and then for -1dB (often times, the ADC drive is backed off from full-scale in applications, so lower amplitudes may be acceptable). All voltages are in volts, resistors in $\Omega$ (the nearest standard value should be used), and gain as noted. Table 2 does not include the ADS5424 because no level shift is required with this device. | | | | - | | | .р.о. гол | | | | | | |---------|----------------------------------------|----------------------------------------|-------------------------------------|----------------------|--------------------|--------------------|---------------|--------------|----------------------------------------|----------------------------------------------|-----------------------------------------------| | ADC | V <sub>OCM</sub><br>(V <sub>DC</sub> ) | V <sub>ADC</sub><br>(V <sub>DC</sub> ) | V <sub>REF</sub> (V <sub>DC</sub> ) | R <sub>INT</sub> (Ω) | R <sub>O</sub> (Ω) | R <sub>P</sub> (Ω) | GAIN<br>(V/V) | GAIN<br>(dB) | V <sub>ADC FS</sub> (V <sub>PP</sub> ) | V <sub>AMP PP</sub><br>FS (V <sub>PP</sub> ) | V <sub>AMP PP</sub> -1dBFS (V <sub>PP</sub> ) | | ADS5485 | 2.5 | 3.1 | 5 | 1k | 50 | 158.3 | 0.73 | -2.71 | 2 | 4.10 | 3.65 | | ADS5493 | 2.5 | 3.15 | 5 | 1k | 50 | 142.3 | 0.71 | -2.93 | 2.5 | 3.50 | 3.12 | | ADS6149 | 2.5 | 1.5 | 0 | NA | 50 | 75.0 | 0.60 | -4.44 | 2 | 3.33 | 2.97 | | ADS4149 | 2.5 | 0.95 | 0 | NA | 50 | 30.6 | 0.38 | -8.40 | 2 | 5.26 | 4.69 | | ADS4149 | O <sup>(1)</sup> | 0.95 | 2.5 | NA | 50 | 81.6 | 0.62 | -4.15 | 2 | 3.23 | 2.88 | Table 2. Example R<sub>P</sub> for Various ADCs The calculated values for the ADS5485 give the lowest attenuation, and because of the high $V_{FS}$ , it requires $3.65V_{PP}$ from the amplifier to drive to -1dBFS. Performance of the THS770006 is still very good up to 130MHz at this level, but the designer may want to further back off from full-scale for best performance and consider trading reduced SNR performance for better SFDR performance. The calculated values for the ADS5493 have lower attenuation as a result of reduced $V_{FS}$ , and requires 3.12 $V_{PP}$ from the amplifier to drive to -1dBFS. Performance of the THS770006 is excellent at this level up to 130MHz. The values calculated for the ADS6149 show reasonable design targets and should work with good performance. Note the ADS6149 does not have buffered inputs, and the inputs have equivalent resistive impedance that varies with sampling frequency. In order to account for the increased loss, half of this resistance should be used for the value of $R_{\rm INT}$ in Equation 2. The values calculated for the low input common-mode of the ADS4149 result in large attenuation of the amplifier signal leading to $5.26V_{PP}$ being required for full-scale ADC drive. This amplitude is greater than the maximum capability of the device. With a single +5V supply, the THS770006 is not suitable to drive this ADC in dc-coupled applications unless the ADC input is backed off towards –6dBFS. Another option is to operate the THS770006 with a split $\pm 2.5V$ supply, and is shown in the last row of Table 2. For this situation, if the $\pm 2.5V$ is used as the pull-up voltage, only $\pm 2.8V_{PP}$ is required for the $\pm 1.00$ hours to the ADS4149. See the Operation with Split Supply $\pm 2.5V$ section for more detail. Note that the ADS4149 does not have buffered inputs and the inputs have equivalent resistive impedance that varies with sampling frequency. In order to account for the increased loss, half of this resistance should be used for the value of $R_{INT}$ in Equation 2. As with any design, testing is recommended to validate whether it meets the specific design goals. 22 <sup>(1)</sup> THS770006 with ±2.5V supply. #### APPLICATION INFORMATION #### **THS770006 DRIVING ADS5493** To illustrate the performance of the THS770006 as an ADC driver, the device is tested with the ADS5493. The ADS5493 is a 16-bit, 130MSPS ADC with LVDS-compatible digital outputs on four data pairs. The device has an analog input buffer to isolate the internal switching of the sampling stage from the inputs. Designed for high SFDR, the ADC has low-noise performance and outstanding spurious-free dynamic range over a large input-frequency range. Key information points to consider when interfacing to an amplifier are: - Input buffer with constant load vs frequency - 3.15V analog input common mode - Full-scale differential input programmable from 1.5V<sub>PP</sub> to 2.5V<sub>PP</sub> - 2kΩ differential input impedance with internal common-mode bias - 4.6pF to 5.6pF for each analog input to ground (depending on PCB layout) - SNR = 75.2dBFS (typ) at $f_{IN}$ = 100MHz - SFDR = 100dBc (typ) at f<sub>IN</sub> = 100MHz - HD<sub>2</sub> = 100dBc (typ) at f<sub>IN</sub> = 100MHz - HD<sub>3</sub> = 100dBc (typ) at f<sub>IN</sub> = 100MHz The ADS5493 EVM is designed for flexible options to ease design work. Used in conjunction with the TSW1200EVM High Speed ADC LVDS Evaluation System, it reduces evaluation times to help the designer get from prototype to production more quickly. The ADS5493 EVM provides an input transformer for converting single-ended test signals to differential. The differential outputs are configurable to drive the ADC directly through passive components or to insert the THS770006 along with options for antialias filtering in the signal path to drive the ADC. The schematic of the antialias filter components is shown in Figure 37. Note: the circuit shown is from an early prototype of the ADS5493 EVM available at the time this data sheet was written and is provided as a reference only. The final released board may have changes. Figure 37. ADS5493 EVM Antialias Filter Components TEXAS INSTRUMENTS SBOS520 – JULY 2010 www.ti.com #### TESTING THE ADS5493 WITH AN AC-COUPLED BANDPASS FILTER For testing purposes, a 30MHz, third-order Butterworth bandpass filter with center frequency at 100MHz is designed and built on the EVM. The design target for the source impedance is $40\Omega$ differential, and for load impedance is $400\Omega$ differential. Therefore, approximately 1dB insertion loss is expected in the pass-band, requiring the amplifier output amplitude to be $2.5V_{PP}$ to drive the ADC to -1dBFS. The output noise voltage specification for the THS770006 is 3.4 nV/ $\sqrt{\text{Hz}}$ . With 2.5V<sub>PP</sub> amplifier output voltage swing and 30MHz bandwidth, the expected SNR from the amplifier + antialias filter is 93.5dB. When added in combination with the ADS5493, the expected total SNR is 75.1dBFS for the typical case. Figure 38 shows the resulting FFT plot when driving the ADC to -1dBFS with a single-tone 100MHz sine wave, and sampling at 125MSPS. Test results show 98dBc SFDR from the second-order harmonic and 75.6 dBFS SNR; analysis of the plot is shown in Table 3 versus typical ADC specifications. The test results from circuit board to circuit board shows over 10dB of variation in the second order harmonic and a balun is inserted between the filter and ADC inputs to get repeatable performance. With balun, the minimum expected results should be better than 90dBc SFDR and 75dBFS SNR. Figure 38 shows the same circuit with a two-tone input at 96MHz and 100MHz. The near-in 3<sup>rd</sup> order intermodulation terms are about -100dBc. Figure 38. FFT Plot of THS770006 + 30MHz BPF + ADS5493 with Single-Tone at 100MHz Table 3. Analysis of FFT for THS770006 + BPF + ADS5493 at 100MHz vs Typical ADC Specifications | CONFIGURATION | ADC INPUT | SNR | HD2 | HD3 | |---------------------------|-----------|----------|---------|---------| | THS770006 + BPF + ADS5493 | -1dBFS | 75.6dBFS | -98dBc | -107dBc | | ADS5493 Only (typ) | -1dBFS | 75.2dBFS | -100dBc | -100dBc | Figure 39. FFT Plot of THS770006 + 30MHz BPF + ADS5493 with Two-Tone Input at 96MHz and 100MHz 24 #### TESTING THE ADS5493 WITH AN AC-COUPLED LOW-PASS FILTER For testing the ADS5493, a 150MHz, first-order, low-pass filter is built on the EVM with the following component changes: R10, R16, L3, and L24 = $100\Omega$ , and C148 = 1.2pF. AC-coupling is done by inserting a 1µF capacitor for C133 and C136. This design gives approximately 1.6dB insertion loss at low frequency, requiring the amplifier signal be 2.7V<sub>PP</sub> in order to drive the ADC to -1dBFS. With 2.7V<sub>PP</sub> amplifier output voltage swing and 180MHz (-3dB) bandwidth, the expected SNR from the amplifier + antialias filter is 84.4dB. When added in combination with the ADS5493, the total expected SNR is 74.7dBFS for the typical case. Note the frequency response is approximately -1dB at 100MHz, which requires even higher amplitude for the following test. Figure 40 shows the resulting FFT plot when driving the ADC to -1dBFS with a 100MHz sine wave, and sampling at 125MSPS. Test results showed 91dBc SFDR from second- and third-order harmonic and 73.1dBFS SNR; analysis of the plot is shown in Table 4 versus typical ADC specifications. As a result of harmonic attenuation and phase shift between the amplifier and ADC, harmonic performance is better than predicted from the worst-case scenario described previously. Typical expected results should be approximately 90dBc SFDR and 73dBFS SNR. Figure 40. FFT Plot of THS770006 + 180MHz LPF + ADS5493 with Single-Tone at 100MHz Table 4. Analysis of FFT for THS770006 + 180MHz LPF + ADS5493 at 100MHz vs Typical ADC **Specifications** | CONFIGURATION | ADC INPUT | SNR | HD2 | HD3 | |---------------------------|-----------|----------|---------|---------| | THS770006 + BPF + ADS5493 | -1dBFS | 73.1dBFS | -91dBc | -91dBc | | ADS5493 Only (typ) | -1dBFS | 75.2dBFS | -100dBc | -100dBc | Product Folder Link(s): THS770006 TEXAS INSTRUMENTS SBOS520 – JULY 2010 www.ti.com #### EVM AND LAYOUT RECOMMENDATIONS Figure 32 is the THS770006RGE EVM schematic, and Figure 41 through Figure 44 show the layout details of the EVM PCB. Table 5 is the bill of materials for the EVM as supplied from TI. It is recommended to follow the layout of the external components as close as possible to the amplifier, ground plane construction, and power routing. General layout guidelines are: - 1. Place a 2.2µF to 10µF capacitor on each supply pin within 2 inches from the device. It can be shared among other op amps. - 2. Place a 0.01μF to 0.1μF capacitor on each supply pin to ground as close as possible to the device. Placement within 1mm of the device supply pins ensures best performance. - 3. Keep input and output traces as short as possible to minimize parasitic capacitance and inductance. Doing so reduces unwanted characteristics such as reduced bandwidth and peaking in the frequency response, overshoot, and ringing in the pulse response, and results in a more stable design. - 4. To reduce parasitic capacitance, ground plane and power-supply planes should be removed from device input pins and output pins. - The V<sub>OCM</sub> pin must be biased to a voltage between 2.25V to 2.75V for proper operation. Place a 0.1μF to 0.22μF capacitor to ground as close as possible to the device to prevent noise coupling into the common-mode. - 6. For best performance, drive circuits and loads should be balanced and biased to keep the input and output common-mode voltage between 2.25V to 2.75V. AC-coupling is a simple way to achieve this performance. - 7. The THS770006 is provided in a thermally enhanced PowerPAD™ package. The package is constructed using a downset leadframe on which the die is mounted. This arrangement results in low thermal resistance to the thermal pad on the underside of the package. Excellent thermal performance can be achieved by following the guidelines in TI application reports SLMA002, PowerPAD™ Thermally-Enhanced Package and SLMA004, PowerPAD™ Made Easy. For proper operation, the thermal pad on the bottom of the device must be tied to the same voltage potential as the GND pin on the device. Figure 41. EVM Layout: Top Layer Figure 42. EVM Layout: Bottom Layer Figure 43. EVM Layout: Layer 2 Figure 44. EVM Layout: Layer 3 ### Table 5. THS770006RGE EVM Bill of Materials | ITEM | DESCRIPTION | SMD<br>SIZE | REFERENCE<br>DESIGNATOR | QTY | MANUFACTURER<br>PART NUMBER | DISTRIBUTOR<br>PART NUMBER | |------|---------------------------------------------|-------------|-------------------------|-----|-----------------------------|----------------------------| | 1 | CAP, 10.0uF, CERAMIC, X7R, 10V | 1206 | C4, C5, C6 | 3 | (TDK) C3216X7R1A106K | (DIGI-KEY) 445-4043-1-ND | | 2 | CAP, 0.1uF, CERAMIC, X7R, 16V | 0603 | C7, C8 | 2 | (AVX) 0603YC104KAT2A | (DIGI-KEY) 478-1239-1-ND | | 3 | CAP, 0.01uF, CERAMIC, X7R, 16V | 0402 | C10, C11 | 2 | (AVX) 0402YC103KAT2A | (DIGI-KEY) 478-1114-1-ND | | 4 | CAP, 100pF, CERAMIC, NPO, 50V | 0402 | C12 | 1 | (AVX) 04025A101KAT2A | (DIGI-KEY) 478-4979-1-ND | | 5 | CAP, 1000pF, CERAMIC, X7R, 50V | 0402 | C1, C2, C3, C9,<br>C13 | 5 | (AVX) 04025C102KAT2A | (DIGI-KEY) 478-1101-1-ND | | 6 | OPEN | 0402 | R11, R12, R13,<br>R14 | 4 | | | | 7 | RESISTOR, 0 OHM | 0402 | R4, R21 | 2 | (PANASONIC) ERJ-2GE0R00X | (DIGI-KEY) P0.0JCT-ND | | 8 | RESISTOR, 49.9 OHM, 1/10W, 1% | 0402 | R5, R6 | 2 | (PANASONIC) ERJ-2RKF49R9X | (DIGI-KEY) P49.9LCT-ND | | 9 | RESISTOR, 57.6 OHM, 1/10W, 1% | 0402 | R16 | 1 | (PANASONIC) ERJ-2RKF57R6X | (DIGI-KEY) P57.6LCT-ND | | 10 | RESISTOR, 187 OHM, 1/10W, 1% | 0402 | R15, R17 | 2 | (PANASONIC) ERJ-2RKF1870X | (DIGI-KEY) P187LCT-ND | | 11 | RESISTOR, 1K OHM, 1/10W, 1% | 0402 | R9, R10 | 2 | (PANASONIC) ERJ-2RKF1001X | (DIGI-KEY) P1.00KLCT-ND | | 12 | RESISTOR, 10K OHM, 1/10W, 1% | 0603 | R25, R26 | 2 | (PANASONIC) ERJ-3EKF1002V | (DIGI-KEY) P10.0KHCT-ND | | 13 | TRANSFORMER, BALUN | | T1, T2 | 2 | (PULSE) CX2156NL | (DIGI-KEY) 553-1499-ND | | 14 | JACK, BANANA RECEPTANCE, 0.25"<br>DIA. HOLE | | J5, J6 | 3 | (SPC) 15459 | (NEWARK) 79K5034 | | 15 | CONNECTOR, SMA PCB JACK | | J7, J8 | 2 | (AMPHENOL) 901-144-8RFX | (NEWARK) 34C8151 | | 16 | CONNECTOR, EDGE, SMA PCB JACK | | J1, J2, J3, J4 | 4 | (JOHNSON) 142-0701-801 | (NEWARK) 90F2624 | | 17 | HEADER, 0.1" CTRS, 0.025" SQ. PINS | 3 POS. | JP1, JP2 | 2 | (SULLINS) PBC36SAAN | (DIGI-KEY) S1011E-36-ND | | 18 | SHUNTS | | JP1, JP2 | 2 | (SULLINS) SSC02SYAN | (DIGI-KEY) S9002-ND | | 19 | TEST POINT, RED | | TP3 | 1 | (KEYSTONE) 5000 | (DIGI-KEY) 5000K-ND | | 20 | TEST POINT, BLACK | | TP1, TP2 | 2 | (KEYSTONE) 5001 | (DIGI-KEY) 5001K-ND | | 21 | IC, THS770006 | | U1 | 1 | (TI) THS770006RGE | | | 22 | STANDOFF, 4-40 HEX, 0.625" LENGTH | | | 4 | (KEYSTONE) 1808 | (DIGI-KEY) 1808K-ND | | 23 | SCREW, PHILLIPS, 4-40, .250" | | | 4 | PMSSS 440 0025 PH | (DIGI-KEY) H703-ND | | 24 | BOARD, PRINTED CIRCUIT | | | | (TI) EDGE# 6515711 REV.A | | ### **Evaluation Board/Kit Important Notice** Texas Instruments (TI) provides the enclosed product(s) under the following conditions: This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives. Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE. The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge. EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES. TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please contact the TI application engineer or visit www.ti.com/esh. No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used. ### **FCC Warning** This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference. #### **EVM Warnings and Restrictions** It is important to operate this EVM within the input voltage range of 0V to +5.5V and the output voltage range of 0V to +5.5V. Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power. Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, some circuit components may have case temperatures greater than +85°C. The EVM is designed to operate properly with certain components above +85°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated Product Folder Link(s): THS770006 # PACKAGE OPTION ADDENDUM 19-Aug-2010 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | THS770006IRGER | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | Request Free Samples | | THS770006IRGET | ACTIVE | VQFN | RGE | 24 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | Purchase Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 27-Aug-2010 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | THS770006IRGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | THS770006IRGET | VQFN | RGE | 24 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 27-Aug-2010 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | THS770006IRGER | VQFN | RGE | 24 | 3000 | 346.0 | 346.0 | 29.0 | | THS770006IRGET | VQFN | RGE | 24 | 250 | 190.5 | 212.7 | 31.8 | - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-Leads (QFN) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. E. Falls within JEDEC MO-220. #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Exposed Thermal Pad Dimensions #### NOTES: 1) All linear dimensions are in millimeters # RGE (S-PVQFN-N24) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|------------------------------|-----------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DLP® Products | www.dlp.com | Communications and Telecom | www.ti.com/communications | | DSP | <u>dsp.ti.com</u> | Computers and<br>Peripherals | www.ti.com/computers | | Clocks and Timers | www.ti.com/clocks | Consumer Electronics | www.ti.com/consumer-apps | | Interface | interface.ti.com | Energy | www.ti.com/energy | | Logic | logic.ti.com | Industrial | www.ti.com/industrial | | Power Mgmt | <u>power.ti.com</u> | Medical | www.ti.com/medical | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Space, Avionics & Defense | www.ti.com/space-avionics-defense | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | Video and Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless-apps |