# STW29NK50ZD # N-CHANNEL 500 V - 0.11Ω - 29A TO-247 Fast Diode SuperMESH™ MOSFET PRODUCT PREVIEW **Table 1: General Features** | TYPE | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | Pw | |-------------|------------------|---------------------|----------------|-------| | STW29NK50ZD | 500 V | < 0.15 Ω | 29 A | 350 W | - TYPICAL $R_{DS}(on) = 0.11 \Omega$ - HIGH dv/dt CAPABILITY - 100% AVALANCHE TESTED - GATE CHARGE MINIMIZED - LOW INTRINSIC CAPACITANCES - VERY GOOD MANUFACTURING REPEATIBILITY - FAST INTERNAL RECOVERY TIME #### **DESCRIPTION** The Fast SuperMesh™ series associates all advantages of reduced on-resistance, zener gate protection and very goog dv/dt capability with a Fast body-drain recovery diode. Such series complements the "FDmesh™" Advanced Technology. #### **APPLICATIONS** - HID BALLAST - ZVS PHASE-SHIFT FULL BRIDGE Figure 1: Package Figure 2: Internal Schematic Diagram **Table 2: Order Codes** | PART NUMBER | PART NUMBER MARKING | | PACKAGING | | |-------------|-----------------------|--|-----------|--| | STW29NK50ZD | STW29NK50ZD W29NK50ZD | | TUBE | | December 2004 1/7 **Table 3: Absolute Maximum ratings** | Symbol | Parameter | Value | Unit | |------------------------------------|------------------------------------------------------|------------|------| | V <sub>DS</sub> | Drain-source Voltage (V <sub>GS</sub> = 0) | 500 | V | | V <sub>DGR</sub> | Drain-gate Voltage ( $R_{GS} = 20 \text{ K}\Omega$ ) | 500 | V | | V <sub>GS</sub> | Gate- source Voltage | ± 30 | V | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 25°C | 29 | А | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 100°C | 18.27 | А | | I <sub>DM</sub> (*) | Drain Current (pulsed) | 116 | А | | P <sub>TOT</sub> | Total Dissipation at T <sub>C</sub> = 25°C | 350 | W | | | Derating Factor | 2.77 | W/°C | | V <sub>ESD(G-S)</sub> | Gate source ESD (HBM-C = 100pF, R = 1.5 KΩ) | 6000 | V | | dv/dt (1) | Peak Diode Recovery voltage slope | 4.5 | V/ns | | T <sub>stg</sub><br>T <sub>j</sub> | Storage Temperature Operating Junction Temperature | -55 to 150 | °C | <sup>(\*)</sup> Pulse width limited by safe operating area ## **Table 4: Thermal Data** | Rthj-case | Thermal Resistance Junction-case Max | 0.36 | °C/W | |----------------|------------------------------------------------|------|------| | Rthj-amb | Thermal Resistance Junction-ambient Max | 50 | °C/W | | T <sub>I</sub> | Maximum Lead Temperature For Soldering Purpose | 300 | °C | #### **Table 5: Avalanche Characteristics** | Symbol | Parameter | Max Value | Unit | |-----------------|------------------------------------------------------------------------------------------|-----------|------| | I <sub>AR</sub> | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by $T_j$ max) | 29 | Α | | E <sub>AS</sub> | Single Pulse Avalanche Energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | 500 | mJ | #### Table 6: Gate-Source Zener Diode | Symbol | Parameter | Test Condition | Min. | Тур. | Max | Unit | |-------------------|----------------------------------|-------------------------|------|------|-----|------| | BV <sub>GSO</sub> | Gate-Source Breakdown<br>Voltage | Igs= ± 1mA (Open Drain) | 30 | | | Α | #### PROTECTION FEATURES OF GATE-TO-SOURCE ZENER DIODES The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components. 2/7 <sup>(1)</sup> $I_{SD} \le 29 \text{ A}$ , $di/dt \le 200 \text{ A/}\mu\text{s}$ , $VDD \le V_{(BR)DSS}$ , $T_J \le T_{JMAX}$ TABLE 7: ELECTRICAL CHARACTERISTICS (T<sub>CASE</sub> =25°C UNLESS OTHERWISE SPECIFIED) On /Off | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------|-----------------------------------------------------------------|------|------|---------|----------| | V <sub>(BR)DSS</sub> | Drain-source Breakdown<br>Voltage | $I_D = 1 \text{ mA}, V_{GS} = 0$ | 500 | | | S | | I <sub>DSS</sub> | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max Rating<br>$V_{DS}$ = Max Rating, $T_{C}$ = 125°C | | | 1<br>50 | μA<br>μA | | I <sub>GSS</sub> | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 20 V | | | ± 10 | μΑ | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 150 \mu A$ | 3 | 3.75 | 4.5 | V | | R <sub>DS(on</sub> | Static Drain-source On Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 14.5 A | | 0.11 | 0.15 | Ω | ## **Table 8: Dynamic** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|--------------------------|------|----------------------| | g <sub>fs</sub> (1) | Forward Transconductance | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 14.5 A | | 28 | | S | | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input Capacitance Output Capacitance Reverse Transfer Capacitance | $V_{DS} = 25 \text{ V}, f = 1 \text{ MHz}, V_{GS} = 0$ | | 6000<br>570<br>155 | | pF<br>pF<br>pF | | t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on Delay Time<br>Rise Time<br>Turn-off-Delay Time<br>Fall Time | $V_{DD}$ = 400 V, $I_{D}$ = 14.5 A,<br>$R_{G}$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V<br>(Resistive Load see Figure 4)) | | TBD<br>TBD<br>TBD<br>TBD | | ns<br>ns<br>ns<br>ns | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge | V <sub>DD</sub> = 480 V, I <sub>D</sub> = 14.5 A,<br>V <sub>GS</sub> = 10 V | | 180<br>TBD<br>TBD | 200 | nC<br>nC<br>nC | ## **Table 9: Source Drain Diode** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|-------------------|-----------|---------------| | I <sub>SD</sub><br>I <sub>SDM</sub> (2) | Source-drain Current<br>Source-drain Current (pulsed) | | | | 29<br>116 | A<br>A | | V <sub>SD</sub> (1) | Forward On Voltage | I <sub>SD</sub> = 29 A, V <sub>GS</sub> = 0 | | | 1.6 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 29 A, di/dt = 100 A/µs<br>$V_{DD}$ = 30V, $T_j$ = 25°C<br>(see test circuit Figure 5) | | TBD<br>TBD<br>TBD | | ns<br>µC<br>A | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 29 A, di/dt = 100 A/µs<br>$V_{DD}$ = 30V, $T_j$ = 150°C<br>(see test circuit Figure 5) | | TBD<br>TBD<br>TBD | | ns<br>µC<br>A | <sup>(1)</sup> Pulsed: Pulse duration = 300 $\mu$ s, duty cycle 1.5 %. (2) Pulse width limited by safe operating area. Figure 3: Unclamped Inductive Load Test Circuit Figure 4: Switching Times Test Circuit For Resistive Load Figure 5: Test Circuit For Inductive Load Switching and Diode Recovery Times Figure 6: Unclamped Inductive Wafeform Figure 7: Gate Charge Test Circuit 477 # **TO-247 MECHANICAL DATA** | DIM. | | mm. | | | inch | | |--------|-------|-------|-------|-------|-------|-------| | Dilvi. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | А | 4.85 | | 5.15 | 0.19 | | 0.20 | | A1 | 2.20 | | 2.60 | 0.086 | | 0.102 | | b | 1.0 | | 1.40 | 0.039 | | 0.055 | | b1 | 2.0 | | 2.40 | 0.079 | | 0.094 | | b2 | 3.0 | | 3.40 | 0.118 | | 0.134 | | С | 0.40 | | 0.80 | 0.015 | | 0.03 | | D | 19.85 | | 20.15 | 0.781 | | 0.793 | | E | 15.45 | | 15.75 | 0.608 | | 0.620 | | е | | 5.45 | | | 0.214 | | | L | 14.20 | | 14.80 | 0.560 | | 0.582 | | L1 | 3.70 | | 4.30 | 0.14 | | 0.17 | | L2 | | 18.50 | | | 0.728 | | | øΡ | 3.55 | | 3.65 | 0.140 | | 0.143 | | øR | 4.50 | | 5.50 | 0.177 | | 0.216 | | S | | 5.50 | | | 0.216 | | # STW29NK50ZD ## **Table 10: Revision History** | Date | Revision | Description of Changes | |-------------|----------|-------------------------------| | 05-Feb-2004 | 1 | First Release. | | 06-Dec-2004 | 2 | Some electrical value changed | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners © 2004 STMicroelectronics - All Rights Reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com