### 73S8024RN Low Cost Smart Card Interface #### **DATA SHEET** # 7816-3 January 2009 #### **DESCRIPTION** The Teridian 73S8024RN is a single smart card (ICC) interface IC that can be controlled by a dedicated control bus. The 73S8024RN has been designed to provide full electrical compliance with ISO-7816-3, EMV 4.0 (EMV2000) and NDS specifications. Interfacing with the system controller is done through a control bus, composed of digital inputs to control the interface, and one interrupt output to inform the system controller of the card presence and faults. The card clock can be generated by an on-chip oscillator using an external crystal or by connection to a clock signal. The 73S8024RN incorporates an ISO-7816-3 activation/deactivation sequencer that controls the card signals. Level-shifters drive the card signals with the selected card voltage (3V or 5V), coming from an internal Low Drop-Out (LDO) voltage regulator. This LDO regulator is powered by a dedicated power supply input $V_{PC}$ . Digital circuitry is separately powered by a digital power supply $V_{DD}$ . With its embedded LDO regulator, the 73S8024RN is a cost effective solution for any application where a 5V (typically -5% +10%) power supply is available. Hardware support for auxiliary I/O lines, C4 / C8 contacts, is provided\*. Emergency card deactivation is initiated upon card extraction or upon any fault generated by the protection circuitry. The fault can be a card over-current, a $V_{DD}$ (digital power supply)\*\*, a $V_{PC}$ (regulator power supply), a $V_{CC}$ (card power supply) or an over-heating fault. The card over-current circuitry is a true current detection function, as opposed to $V_{\rm CC}$ voltage drop detection, as usually implemented in ICC interface ICs. The $V_{\text{DD}}$ voltage fault has a threshold voltage that can be adjusted with an external resistor or resistor network. It allows automated card deactivation at a customized $V_{\text{DD}}$ voltage threshold value. It can be used, for instance, to match the system controller operating voltage range. #### **APPLICATIONS** - Set-Top-Box Conditional Access and Pay-per-View - Point of Sales and Transaction Terminals - Control Access and Identification - \* Pins/functions not available on 20-pin QFN package. - \*\* User V<sub>DD\_FLT</sub> threshold configuration not available on 20-pin QFN package. #### **ADVANTAGES** - Traditional step-up converter is replaced by a LDO regulator: - → Greatly reduced power dissipation - → Fewer external components are required - → Better noise performance - → High current capability (90mA supplied to the card) - SO28 package is pin-to-pin compatible with industry-standard TDA8004 and TDA8024 - · Card clock STOP (high and low) mode - Small format (4x4x0.85mm) 20QFN package option - True card over-current detection #### **FEATURES** - Card Interface: - Complies with ISO-7816-3, EMV 4.0 and NDS - A LDO voltage regulator provides 3V / 5V to the card from an external power supply input - Provides at least 90mA to the card - ISO-7816-3 Activation / Deactivation sequencer with emergency automated deactivation on card removal or fault detected by the protection circuitry - Protection includes 3 voltage supervisors that detect voltage drops on V<sub>CC</sub> (card), V<sub>DD</sub> (digital)\*\*, and V<sub>PC</sub> (regulator) power supplies - The V<sub>DD</sub> voltage supervisor threshold value can be externally adjusted\*\* - Over-current detection 150mA max - Card clock stop high or low\* - 2 card detection inputs, 1 for each possible user polarity - Auxiliary I/O lines, for C4 / C8 contact signals\* - Card CLK clock frequency up to 20MHz #### System Controller Interface: - 3 Digital inputs control the card activation / deactivation, card reset and card voltage - 4 Digital inputs control the card clock (division rate and card clock stop modes) - 1 Digital output, interrupt to the system controller, allows the system controller to monitor the card presence and faults. - Crystal oscillator or host clock, up to 27MHz - Regulator Power Supply: - 4.75V to 5.5V (EMV 4.0) - 4.85V to 5.5V (NDS) - Digital Interfacing: 2.7V to 5.5V - 6kV ESD Protection on the card interface - Package: SO28, 20QFN or 32QFN #### **FUNCTIONAL DIAGRAM** Figure 1: 73S8024RN Block Diagram ## **Table of Contents** | 1 | Pin Description | 5 | |-----|-----------------------------------------------------|----| | 2 | System Controller Interface | 7 | | 3 | Power Supply and Voltage Supervision | 8 | | 4 | Card Power Supply | 9 | | 5 | Over-Temperature Monitor | 9 | | 6 | On-Chip Oscillator and Card Clock | 9 | | 7 | Activation Sequence | 10 | | 8 | Deactivation Sequence | 12 | | 9 | OFF and Fault Detection | 13 | | 10 | I/O Circuitry and Timing | 13 | | 11 | Typical Application Schematic | 15 | | 12 | Electrical Specification | 16 | | | 12.1 Absolute Maximum Ratings | | | | 12.2 Recommended Operating Conditions | | | | 12.3 Package Thermal Parameters | | | | 12.4 Smart Card Interface Requirements | | | | 12.6 DC Characteristics. | | | | 12.7 Voltage / Temperature Fault Detection Circuits | | | 13 | Mechanical Drawing (20QFN) | 21 | | 14 | Package Pin Designation (20QFN) | 22 | | 15 | Mechanical Drawing (32QFN) | 23 | | 16 | Package Pin Designation (32QFN) | 24 | | 17 | Mechanical Drawing (SO) | 25 | | 18 | Package Pin Designation (SO) | 25 | | 19 | Ordering Information | | | 20 | Related Documentation | | | 21 | Contact Information | 26 | | Rev | ision History | 27 | | | | | ## **Figures** | Figure 1: 73S8024RN Block Diagram | 2 | |------------------------------------------------------------------|------| | Figure 2: Activation Sequence – RSTIN Low When CMDVCC Goes Low | . 10 | | Figure 3: Activation Sequence – RSTIN High When CMDVCCB Goes Low | | | Figure 4: Deactivation Sequence | . 12 | | Figure 5: Timing Diagram – Management of the Interrupt Line OFF | . 13 | | Figure 6: I/O and I/OUC State Diagram | . 14 | | Figure 7: I/O – I/OUC Delays Timing Diagram | . 14 | | Figure 8: 73S8024RN – Typical Application Schematic | . 15 | | Figure 9: 20QFN Mechanical Drawing | | | Figure 10: 20QFN Pin Out | | | Figure 11: 32QFN Mechanical Drawing | . 23 | | Figure 12: 32QFN Pin Out | . 24 | | | | | Tables | | | Table 1: Choice of V <sub>CC</sub> Pin Capacitor | | | | | ## 1 Pin Description #### **CARD INTERFACE** | Name | Pin<br>28SO | Pin<br>20QFN | Pin<br>32QFN | Description | | |------|-------------|--------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | I/O | 11 | 5 | 8 | Card I/O: Data signal to/from card. Includes a pull-up resistor to $V_{\text{CC.}}$ | | | AUX1 | 13 | - | 11 | AUX1: Auxiliary data signal to/from card. Includes a pull-up resistor to V <sub>CC.</sub> | | | AUX2 | 12 | _ | 10 | AUX2: Auxiliary data signal to/from card. Includes a pull-up resistor to V <sub>CC.</sub> | | | RST | 16 | 8 | 14 | Card reset: provides reset (RST) signal to card. | | | CLK | 15 | 7 | 13 | Card clock: provides clock signal (CLK) to card. The rate of this clock is determined by the external crystal frequency or frequency of the external clock signal applies on XTALIN and CLKDIV selections. | | | PRES | 10 | 4 | 7 | Card Presence switch: active high indicates card is present. Should be tied to GND when not used, but it Includes a high-impedance pull-down current source. | | | PRES | 9 | 3 | 6 | Card Presence switch: active low indicates card is present. Should be tied to $V_{\rm DD}$ when not used, but it Includes a high-impedance pull-up current source. | | | VCC | 17 | 9 | 15 | Card power supply – logically controlled by sequencer, output of LDO regulator. Requires an external filter capacitor to the card GND. | | | GND | 14 | 6 | 12 | Card ground. | | #### **MISCELLANEOUS INPUTS AND OUTPUTS** | Name | Pin<br>28SO | Pin<br>20QFN | Pin<br>32QFN | Description | |----------|-------------|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XTALIN | 24 | 15 | 23 | Crystal oscillator input: can either be connected to crystal or driven as a source for the card clock. | | XTALOUT | 25 | 16 | 24 | Crystal oscillator output: connected to crystal. Left open if XTALIN is being used as external clock input. | | VDDF_ADJ | 18 | _ | 17 | $V_{\text{DD}}$ fault threshold adjustment input: this pin can be used to adjust the $V_{\text{DDF}}$ values (that controls deactivation of the card). Must be left open if unused. | | NC | 5 | _ | 2, 9,<br>16, 25,<br>32 | Non-connected pin. | #### **POWER SUPPLY AND GROUND** | Name | Pin<br>28SO | Pin<br>20QFN | Pin<br>32QFN | Description | |------|-------------|--------------|--------------|----------------------------------------------------------------------------| | VDD | 21 | 12 | 20 | System interface supply voltage and supply voltage for internal circuitry. | | VPC | 6 | 2 | 3 | LDO regulator power supply source. | | GND | 4 | 1 | 1 | LDO Regulator ground. | | GND | 22 | 13 | 21 | Digital ground. | #### MICROCONTROLLER INTERFACE | Name | Pin<br>28SO | Pin<br>20QFN | Pin<br>32QFN | Description | | | | |--------------------|-------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | CMDVCC | 19 | 10 | 18 | Command VCC (negative assertion): Logic low on this pin causes the LDO regulator to ramp the $V_{\text{CC}}$ supply to the card and initiates a card activation sequence, if a card is present. | | | | | 5V/ <del>3V</del> | 3 | 20 | 31 | 5 volt / 3 volt card selection: Logic one selects 5 volts for $V_{\text{CC}}$ and card interface, logic low selects 3 volt operation. When the part is to be used with a single card voltage, this pin should be tied to either GND or $V_{\text{DD}}$ . However, it includes a high impedance pull-up resistor to default this pin high (selection of 5V card) when not connected. | | | | | CLKSTOP | 7 | _ | 4 | Stops the card clock signal during a card session when set high (card clock STOP mode). Internal pull-down resistor allows this pin to be left as an open circuit if the clock STOP mode is not used. | | | | | CLKLVL | 8 | _ | 5 | Sets the logic level of the card clock STOP mode when the clock is de-activated by setting pin 7 high. Logic low selects card STOP low. Logic high selects card STOP high. Internal pull-down resistor allows this pin to be left as an open circuit if the clock STOP mode is not used. | | | | | CLKDIV1<br>CLKDIV2 | 1 2 | 18<br>19 | 29<br>30 | Sets the divide ratio from the XTAL oscillator (or external clock input) to the card clock. These pins include pull-down resistors. | | | | | | | | | CLKDIV1 CLKDIV2 CLOCK RATE 0 0 XTALIN/8 0 1 XTALIN/4 1 1 XTALIN/2 1 0 XTALIN | | | | | OFF | 23 | 14 | 22 | Interrupt signal to the processor. Active Low - Multi-<br>function indicating fault conditions and card presence.<br>Open drain output configuration. It includes an internal<br>$21k\Omega$ pull-up to $V_{DD}$ | | | | | RSTIN | 20 | 11 | 19 | Reset Input: This signal is the reset command to the card. | | | | | I/OUC | 26 | 17 | 26 | System controller data I/O to/from the card. Includes a pull-up resistor to V <sub>DD</sub> . | | | | | AUX1UC | 27 | _ | 27 | System controller auxiliary data I/O to/from the card. Includes a pull-up resistor to $V_{\text{DD.}}$ | | | | | AUX2UC | 28 | _ | 28 | System controller auxiliary data I/O to/from the card. Includes a pull-up resistor to V <sub>DD</sub> . | | | | ### 2 System Controller Interface Three separated digital inputs allow direct control of the card interface from the host as follows: - Pin CMDVCC: When low, starts an activation sequence. - Pin RSTIN: controls the card Reset signal (when enabled by the sequencer). - Pin 5V/3V: Defines the card voltage. Card clock is controlled by four digital inputs: - CLKDIV1 and CLKDIV2 define the division rate for the clock frequency, from the input clock frequency (crystal or external clock). - CLKSTOP (active high) allows card power down mode by stopping the card clock. - CLKLEV defines the card clock level of the card power down mode. Interrupt output to the host: As long as the card is not activated, the OFF pin informs the host about the card presence only (Low = No card in the reader). When CMDVCC is set low (Card activation sequence requested from the host), low level on OFF means a fault has been detected (e.g. card removal during card session, or voltage fault, or thermal / over-current fault) that automatically initiates a deactivation sequence. #### 3 Power Supply and Voltage Supervision The 73S8024RN smart card interface IC incorporates a LDO voltage regulator. The voltage output is controlled by the digital input $5V/\overline{3V}$ . This regulator is able to provide either 3V or 5V card voltage from the power supply applied on the VPC pin. Digital circuitry is powered by the power supply applied on the VDD pin. $V_{DD}$ also defines the voltage range to interface with the system controller. Three voltage supervisors constantly check the presence of the voltages $V_{DD}$ , $V_{PC}$ and $V_{CC}$ . A card deactivation sequence is forced upon fault of any of these voltage supervisors. The two voltage supervisors for $V_{PC}$ and $V_{CC}$ are linked so that a fault is generated to activate a deactivation sequence when the voltage $V_{PC}$ becomes lower than $V_{CC}$ . It allows the 73S8024RN to operate at lower $V_{PC}$ voltage when using 3V cards only. The voltage regulator can provide a current of at least 90mA on $V_{CC}$ that comply easily with EMV 4.0 and NDS specifications. The $V_{PC}$ voltage supervisor threshold values are defined from applicable standards (EMV and NDS). A third voltage supervisor monitors the $V_{DD}$ voltage. It is used to initialize the ISO-7816-3 sequencer at power-on, and to deactivate the card at power-off or upon fault. The voltage threshold of the $V_{DD}$ voltage supervisor is internally set by default to 2.3V nominal. However, it may be desirable, in some applications, to modify this threshold value. The pin VDDF\_ADJ (pin 18 in the SO package, pin 17 in the 32QFN package, not supported in the 20QFN package) is used to connect an external resistor $R_{EXT}$ to ground to raise the $V_{DD}$ fault voltage to another value $V_{DDE}$ . The resistor value is defined as follows: $$R_{EXT}$$ = 56k $\Omega$ /( $V_{DDF}$ - 2.33) An alternative method (more accurate) of adjusting the $V_{DD}$ fault voltage is to use a resistive network of R3 from the pin to supply and R1 from the pin to ground (see applications diagram). In order to set the new threshold voltage, the equivalent resistance must be determined. This resistance value will be designated Kx. Kx is defined as R1/(R1+R3). Kx is calculated as: $Kx = (2.789 / V_{TH}) - 0.6125$ where $V_{TH}$ is the desired new threshold voltage. To determine the values of R1 and R3, use the following formulas. ``` R3 = 24000 / Kx R1 = R3*(Kx / (1 - Kx)) ``` Taking the example above, where a $V_{\text{DD}}$ fault threshold voltage of 2.7V is desired, solving for Kx gives: $\rightarrow$ Kx = (2.789 / 2.7) - 0.6125 = 0.42046. Solving for R3 gives: $\rightarrow$ R3 = 24000 / 0.42046 = 57080. Solving for R1 gives: $\rightarrow$ R1 = 57080 \*(0.42046 / (1 – 0.42046)) = 41412. Using standard 1 % resistor values gives R3 = 57.6K $\Omega$ and R1 = 42.4K $\Omega$ . These values give an equivalent resistance of Kx = 0.4228, a 0.6% error. If the 2.3V default threshold is used, this pin must be left unconnected. The 20QFN package has the $V_{DD}$ fault threshold fixed at this default value. ### 4 Card Power Supply The card power supply is internally provided by the LDO regulator, and controlled by the digital ISO-7816-3 sequencer. Card voltage selection is carried out by the digital input 5V/3V. #### Choice of the V<sub>CC</sub> Capacitor: Depending on the applications, the requirements in terms of both $V_{CC}$ minimum voltage and transient currents that the interface must be able to provide to the card are different. An external capacitor must be connected between the VCC pin and to the card ground in order to guarantee stability of the LDO regulator, and to handle the transient requirements. The type and value of this capacitor can be optimized to meet the desired specification. Table 1 shows the recommended capacitors for each $V_{PC}$ power supply configuration and applicable specification. | Specif | ication Requirements | System Requirements | | | | | |-----------------------------------------------------------------------------|----------------------|---------------------------------------|----------------------------------------------------|------------------------|-----------------|--| | Specification Min V <sub>cc</sub> Voltage Allowed During Transient Current | | Max<br>Transient<br>Current<br>Charge | Min V <sub>PC</sub><br>Power<br>Supply<br>Required | Capacitor<br>Type | Capacitor Value | | | EMV 4.0 | 4.6V | 30nA.s | 4.75V | X5R/X7R | 3.3 μF | | | ISO-7816-3 | 4.5V | 20nA.s | 4.75V | w/<br>ESR < | 1 μF | | | NDS | 4.6V | 40nA.s | 4.85V | $100 \mathrm{m}\Omega$ | 1 μF | | Table 1: Choice of V<sub>CC</sub> Pin Capacitor Note: Capacitor value for NDS implementation is also defined by the deactivation time requirement. #### 5 Over-Temperature Monitor A built-in detector monitors die temperature. Upon an over-temperature condition, a card deactivation sequence is initiated, and an error or fault condition is reported to the system controller. ### 6 On-Chip Oscillator and Card Clock The 73S8024RN device has an on-chip oscillator that can generate the smart card clock using an external crystal (connected between the pins XTALIN and XTALOUT) to set the oscillator frequency. When the clock signal is available from another source, it can be connected to the pin XTALIN, and the pin XTALOUT should be left unconnected. The card clock frequency may be chosen between four different division rates, defined by digital inputs CLKDIV 1 and CLKDIV 2, as per Table 2. | CLKDIV1 | CLKDIV2 | CLK | |---------|---------|------------| | 0 | 0 | 1/8 XTALIN | | 0 | 1 | 1/4 XTALIN | | 1 | 0 | XTALIN | | 1 | 1 | ½ XTALIN | **Table 2: Card Clock Frequency** Card power down mode (card clock STOP) is supported and is controllable through the dedicated digital inputs CLKSTOP and CLKLEV (not supported in the 20QFN package). #### 7 Activation Sequence The 73S8024RN smart card interface IC has an internal 10ms delay at power on reset or on the application of $V_{DD} > V_{DDF}$ . No activation is allowed at this time. The $\overline{CMDVCC}$ (edge triggered) must then be set low to activate the card. In order to initiate activation, the card must be present; there can be no over-temperature fault or no $V_{DD}$ fault. The following steps show the activation sequence and the timing of the card control signals when the system controller sets CMDVCC low while the RSTIN is low: - CMDVCC is set low. - Next, the internal V<sub>CC</sub> control circuit checks the presence of V<sub>CC</sub> at the end of t<sub>1</sub>. In normal operation, the voltage V<sub>CC</sub> to the card becomes valid during t<sub>1</sub>. If V<sub>CC</sub> does not become valid, the OFF goes low to report a fault to the system controller, and the power V<sub>CC</sub> to the card is shut off. - Turn I/O (AUX1, AUX2) to reception mode at the end of (t<sub>2</sub>). - CLK is applied to the card at the end of (t<sub>3</sub>). - RST is a copy of RSTIN after (t<sub>4</sub>). RSTIN may be set high before t<sub>4</sub>, however the sequencer will not set RST high until 42000 clock cycles after the start of CLK. Figure 2: Activation Sequence – RSTIN Low When CMDVCC Goes Low The following steps show the activation sequence and the timing of the card control signals when the system controller pulls the $\overline{\text{CMDVCC}}$ low while the RSTIN is high: - CMDVCC is set low. - Next, the internal V<sub>CC</sub> control circuit checks the presence of V<sub>CC</sub> at the end of t<sub>1</sub>. In normal operation, the voltage V<sub>CC</sub> to the card becomes valid during this time. If not, OFF goes low to report a fault to the system controller, and the power V<sub>CC</sub> to the card is shut down. - Due to the fall of RSTIN at (t<sub>2</sub>), turn I/O (AUX1, AUX2) to reception mode. - CLK is applied to the card at the end of (t<sub>3</sub>), after I/O is in reception mode. - RST is to be a copy of RSTIN after (t<sub>4</sub>). RSTIN may be set high before t<sub>4</sub>, however the sequencer will not set RST high until 42000 clock cycles after the start of CLK. Figure 3: Activation Sequence - RSTIN High When CMDVCCB Goes Low ### 8 Deactivation Sequence Deactivation is initiated either by the system controller by setting the $\overline{CMDVCC}$ high, or automatically in the event of hardware faults. Hardware faults are over-current, overheating, $V_{DD}$ fault, $V_{PC}$ fault, and card extraction during the session. To be noted that $V_{PC}$ and $V_{CC}$ faults are linked together so that a fault is generated when $V_{PC}$ goes lower than $V_{CC}$ . The following steps show the deactivation sequence and the timing of the card control signals when the system controller sets the CMDVCC high or OFF goes low due to a fault or card removal: - RST goes low at the end of t<sub>1</sub>. - CLK is set low at the end of t<sub>2</sub>. - I/O goes low at the end of t<sub>3</sub>. Out of reception mode. - V<sub>CC</sub> is shut down at the end of time t<sub>4</sub>. After a delay t<sub>5</sub> (discharge of the V<sub>CC</sub> capacitor), V<sub>CC</sub> is low. Figure 4: Deactivation Sequence ### 9 OFF and Fault Detection There are two different cases that the system controller can monitor the $\overline{\mathsf{OFF}}$ signal: to query regarding the card presence outside card sessions, or for fault detection during card sessions. Outside a card session: In this condition, $\overline{\text{CMDVCC}}$ is always high, $\overline{\text{OFF}}$ is low if the card is not present, and high if the card is present. Because it is outside a card session, any fault detection will not act upon the $\overline{\text{OFF}}$ signal. No deactivation is required during this time. During a card session: $\overline{\text{CMDVCC}}$ is always low, and $\overline{\text{OFF}}$ falls low if the card is extracted or if any fault detection is detected. At the same time that $\overline{\text{OFF}}$ is set low, the sequencer starts the deactivation process. The Figure 5 shows the timing diagram for the signals $\overline{\text{CMDVCC}}$ , PRES, and $\overline{\text{OFF}}$ during a card session and outside the card session: Figure 5: Timing Diagram – Management of the Interrupt Line OFF ## 10 I/O Circuitry and Timing The states of the I/O, AUX1, and AUX2 pins are low after power on reset and they are in high when the activation sequencer turns on the I/O reception state. See the Activation Sequence section for more details on when the I/O reception is enabled. The states of I/OUC, AUX1UC, and AUX2UC are high after power on reset. Within a card session and when the I/O reception state is turn on, the first I/O line on which a falling edge is detected becomes the input I/O line and the other becomes the output I/O line. When the input I/O line rising edge is detected then both I/O lines return to their neutral state. Figure 6 shows the state diagram of how the I/O and I/OUC lines are managed to become input or output. The delay between the I/O signals is shown in Figure 7. Figure 6: I/O and I/OUC State Diagram Figure 7: I/O – I/OUC Delays Timing Diagram DS 8024RN 020 73S8024RN Data Sheet ## 11 Typical Application Schematic Figure 8: 73S8024RN – Typical Application Schematic ## 12 Electrical Specification #### 12.1 Absolute Maximum Ratings Operation outside these rating limits may cause permanent damage to the device. The smart card interface pins are protected against short circuits to $V_{\text{CC}}$ , ground, and each other. | Parameter | Rating | | | |-------------------------------------|-------------------------------------|--|--| | Supply Voltage V <sub>DD</sub> | -0.5 to 6.0 VDC | | | | Supply Voltage V <sub>PC</sub> | -0.5 to 6.0 VDC | | | | Input Voltage for Digital Inputs | -0.3 to (V <sub>DD</sub> +0.5) VDC | | | | Storage Temperature | -60 to 150°C | | | | Pin Voltage (except card interface) | -0.3 to (V <sub>DD</sub> +0.5) VDC | | | | Pin Voltage (card interface) | -0.3 to (V <sub>CC</sub> + 0.5) VDC | | | | ESD Tolerance – Card interface pins | +/- 6kV | | | | ESD Tolerance – Other pins | +/- 2kV | | | \*Note: ESD testing on smart card pins is HBM condition, 3 pulses, each polarity referenced to ground. Note: Smart Card pins are protected against shorts between any combinations of Smart Card pins. #### 12.2 Recommended Operating Conditions | Parameter | Rating | | | |------------------------------------|------------------------------|--|--| | Supply Voltage V <sub>DD</sub> | 2.7 to 5.5 VDC | | | | Supply Voltage V <sub>PC</sub> | 4.75 to 5.5 VDC | | | | NDS Supply Voltage V <sub>PC</sub> | 4.85 to 5.5 VDC | | | | Ambient Operating Temperature | -40°C to +85°C | | | | Input Voltage for Digital Inputs | 0V to V <sub>DD</sub> + 0.3V | | | ### 12.3 Package Thermal Parameters | Package | Rating | |---------|---------------------------------------------| | 28 SO | 44 °C / W | | 32QFN | 47 °C / W (with bottom pad soldered) | | 32QFN | 78 °C / W (without bottom pad soldered) | | 20QFN | 53 °C / W (with the bottom pad soldered) | | 20QFN | 90 °C / W (without the bottom pad soldered) | ## 12.4 Smart Card Interface Requirements | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------|-------|------|------| | Card Pow | er Supply (V <sub>cc</sub> ) Regulate | or | | | | | | General c | onditions, -40℃ < T < 85 | $^{\circ}$ C, 4.75 $v < V_{PC} < 5.5v$ , 2.7 $v < V_{DD}$ | < 5.5v | | | | | NDS cond | ditions, $4.85v < V_{PC} < 5.5v$ | • | | | | | | | | Inactive mode | -0.1 | | 0.1 | V | | | | Inactive mode I <sub>CC</sub> = 1mA | -0.1 | | 0.4 | V | | | | Active mode; I <sub>CC</sub> <65mA; 5v | 4.60 | | 5.25 | V | | | | Active mode; I <sub>CC</sub> <65mA; 5v,<br>NDS condition | 4.75 | | 5.25 | V | | | | Active mode; I <sub>CC</sub> <90mA; 5v | 4.55 | | 5.25 | V | | | | Active mode; I <sub>CC</sub> <90mA; 3v | 2.80 | | 3.2 | V | | | Card supply voltage | Active mode; single pulse of 100mA for 2µs; 5 volt, fixed load = 25mA | 4.6 | | 5.25 | V | | V <sub>cc</sub> | including ripple and noise | Active mode; single pulse of 100mA for 2µs; 3v, fixed load = 25mA | 2.76 | | 3.2 | V | | | | Active mode; current pulses of 40nAs with peak I <sub>CC</sub> <200mA, t <400ns; 5v | 4.6 | | 5.25 | V | | | | Active mode; current pulses of 40nAs with peak I <sub>CC</sub> <200mA, t <400ns; 5v, NDS condition | 4.65 | | 5.25 | V | | | | Active mode; current pulses of 40nAs with peak I <sub>CC</sub> <200mA, t <400ns; 3v | 2.76 | | 3.2 | V | | $V_{CCrip}$ | V <sub>CC</sub> Ripple | f <sub>RIPPLE</sub> = 20K – 200MHz | | | 350 | mV | | | Card supply output | Static load current, V <sub>CC</sub> >4.6 | 65 | | · | mA | | I <sub>CCmax</sub> | current | Static load current, V <sub>CC</sub> >4.55 or 2.7 volts as selected | 90 | | | mA | | I <sub>CCF</sub> | I <sub>CC</sub> fault current | | 90 | | 150 | mA | | V <sub>SR</sub> - V <sub>SF</sub> | V <sub>CC</sub> slew rate - | $C_F = 3.3 \mu F$ on $V_{CC}$ | 0.02 | 0.050 | 0.08 | V/μs | | V <sub>SRN</sub> -<br>V <sub>SFN</sub> | V <sub>CC</sub> slew rate | $C_F = 1.0 \mu F$ on $V_{CC}$<br>NDS applications | 0.06 | 0.160 | 0.26 | V/μs | | C <sub>F</sub> | External filter capacitor (V <sub>CC</sub> to GND) | $C_F$ should be ceramic with low ESR (<100m $\Omega$ ). | 1 | 3.3 | 5 | μF | | C <sub>FNDS</sub> | External filter capacitor (V <sub>CC</sub> to GND) | NDS applications $C_F$ should be ceramic with low ESR (<100m $\Omega$ ). | 0.5 | 1.0 | 1.5 | μF | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------|------------|--------------------------|-----------| | Interface<br>AUX2UC. | Requirements – Data Signals | s: I/O, AUX1, AUX2, | and host | interfaces | s: I/OUC, | , AUX1UC, | | I <sub>SHORTL</sub> , I <sub>SH</sub> | $_{HORTH}$ , and $V_{INACT}$ requirements $\mathfrak{c}$ | do not pertain to I/OU( | C, AUX1UC | , and AUX | 2UC. | | | V <sub>OH</sub> | Output level, high (I/O, AUX1, | I <sub>OH</sub> =0 | 0.9 V <sub>CC</sub> | | V <sub>CC</sub> +0.1 | V | | | AUX2) | $I_{OH} = -40 \mu A$ | 0.75 V <sub>CC</sub> | | V <sub>CC</sub> +0.1 | V | | \ / | Output level, high (I/OUC, | I <sub>OH</sub> =0 | 0.9 V <sub>DD</sub> | | $V_{DD}$ +0.1 | V | | V <sub>OH</sub> | AUX1UC, AUX2UC) | I <sub>OH</sub> = -40μA | $0.75 V_{DD}$ | | V <sub>DD</sub> +0.1 | V | | $V_{OL}$ | Output level, low | I <sub>OL</sub> =1mA | | | 0.3 | V | | $V_{\text{IH}}$ | Input level, high (I/O, AUX1, AUX2) | | 1.8 | | V <sub>CC</sub> +0.30 | V | | $V_{\text{IH}}$ | Input level, high (I/OUC, AUX1UC, AUX2UC) | | 1.8 | | V <sub>DD</sub><br>+0.30 | V | | $V_{IL}$ | Input level, low | | -0.3 | | 8.0 | V | | V | Output voltage when outside | I <sub>OL</sub> = 0 | | | 0.1 | V | | V <sub>INACT</sub> | of session | I <sub>OL</sub> = 1mA | | | 0.3 | V | | $I_{LEAK}$ | Input leakage | $V_{IH} = V_{CC}$ | | | 10 | μΑ | | I <sub>IL</sub> | Input current, low | V <sub>IL</sub> = 0 | | | 0.65 | mA | | I <sub>SHORTL</sub> | Short circuit output current | For output low, urrent shorted to V <sub>CC</sub> through 33 ohms | | | 15 | mA | | I <sub>SHORTH</sub> | Short circuit output current | For output high,<br>shorted to ground<br>through 33 ohms | | | 15 | mA | | t <sub>R</sub> , t <sub>F</sub> | Output rise time, fall times | For I/O, AUX1, AUX2, $C_L$ = 80pF, 10% to 90%. For I/OUC, AUX1UC, AUX2UC, $CL$ =50Pf, 10% to 90%. | | | 100 | ns | | $t_{\text{IR}},t_{\text{IF}}$ | Input rise, fall times | | | | 1 | μS | | R <sub>PU</sub> | Internal pull-up resistor | Output stable for >200ns | 8 | 11 | 14 | kΩ | | $FD_MAX$ | Maximum data rate | | | | 1 | MHz | | T <sub>FDIO</sub> | Delay, I/O to I/OUC, AUX1 to | | 60 | 100 | 200 | ns | | T <sub>RDIO</sub> AUX1UC, AUX2 to AUX2UC, I/OUC to I/O, AUX1UC to AUX1, AUX2UC to AUX2 (respectively falling edge to falling edge and rising edge to rising edge) | | Edge from master to slave, measured at 50% | | 25 | 90 | ns | | C <sub>IN</sub> | Input capacitance | | | | 10 | pF | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | |---------------------------------|----------------------------------------------|-----------------------------------------------|---------------------|-----|-----------------|------|--| | Reset an | Reset and Clock for card interface, RST, CLK | | | | | | | | V <sub>OH</sub> | Output level, high | I <sub>OH</sub> =-200μA | 0.9 V <sub>CC</sub> | | V <sub>CC</sub> | V | | | V <sub>OL</sub> | Output level, low | I <sub>OL</sub> =200μA | 0 | | 0.3 | V | | | \ / | Output voltage when outside of session | I <sub>OL</sub> = 0 | | | 0.1 | V | | | V <sub>INACT</sub> | | I <sub>OL</sub> = 1mA | | | 0.3 | V | | | I <sub>RST_LIM</sub> | Output current limit, RST | | | | 30 | mA | | | I <sub>CLK_LIM</sub> | Output current limit, CLK | | | | 70 | mA | | | CLK <sub>SR3V</sub> | CLK slew rate | Vcc = 3V | 0.3 | | | V/ns | | | CLK <sub>SR5V</sub> | CLK slew rate | Vcc = 5V | 0.5 | | | V/ns | | | 4 4 | Output rise time fall time | $C_L = 35pF \text{ for CLK},$<br>10% to 90% | | | 8 | ns | | | t <sub>R</sub> , t <sub>F</sub> | Output rise time, fall time | C <sub>L</sub> = 200pF for RST,<br>10% to 90% | | | 100 | ns | | | δ | Duty cycle for CLK | $C_L$ =35Pf, $F_{CLK} \le 20MHz$ | 45 | | 55 | % | | ## 12.5 Characteristics: Digital Signals | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------------------|----------------------------------------------------------------------------|------------------------|-----|-----------------------|------| | Digital I/O Except for OSC I/O | | | | | | | | $V_{IL}$ | Input Low Voltage | | -0.3 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2mA | | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -1mA | V <sub>DD</sub> - 0.45 | | | V | | R <sub>OUT</sub> | Pull-up resistor, OFF | | 16 | 21 | 24 | kΩ | | I <sub>IL1</sub> | Input Leakage Current | GND < V <sub>IN</sub> < V <sub>DD</sub> | -5 | | 5 | μΑ | | Oscillator (XTALIN) I/O Parameters | | | | | | | | V <sub>ILXTAL</sub> | Input Low Voltage - XTALIN | | -0.3 | | 0.3 V <sub>DD</sub> | V | | V <sub>IHXTAL</sub> | Input High Voltage - XTALIN | | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> +0.3 | V | | I <sub>ILXTAL</sub> | Input Current -<br>XTALIN | GND < V <sub>IN</sub> < V <sub>DD</sub> | -30 | | 30 | μΑ | | f <sub>MAX</sub> | Max freq. Osc or external clock | | | | 27 | MHz | | δin | External input duty cycle limit | $t_{\text{R/F}}$ < 10% f <sub>IN</sub> , 45% < $\delta_{\text{CLK}}$ < 55% | 48 | | 52 | % | #### 12.6 DC Characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|---------------------------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>DD</sub> | Supply Current | | | 2.7 | 7.0 | mA | | I <sub>PC</sub> | Supply Current | V <sub>CC</sub> on, ICC=0<br>I/O, AUX1,<br>AUX2=high,<br>Clock not toggling | | 450 | 650 | μΑ | | I <sub>PCOFF</sub> | V <sub>PC</sub> supply current when V <sub>CC</sub> = 0 | CMDVCC High | | 345 | 550 | μА | ## 12.7 Voltage / Temperature Fault Detection Circuits | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|----------------------------------------------------------------------------|------------------------------------------------------|------|-----------------------|------|------| | $V_{DDF}$ | V <sub>DD</sub> fault<br>(V <sub>DD</sub> Voltage supervisor<br>threshold) | No external resistor on VDDF_ADJ pin | 2.15 | | 2.4 | V | | V <sub>PCF</sub> | V <sub>PC</sub> fault<br>(V <sub>PC</sub> Voltage supervisor<br>threshold) | V <sub>PC</sub> <v<sub>CC, a transient event</v<sub> | | V <sub>CC</sub> - 0.2 | | V | | | V <sub>CC</sub> fault | $V_{CC} = 5v$ | 4.20 | | 4.55 | V | | V <sub>CCF</sub> | (V <sub>CC</sub> Voltage supervisor threshold) | V <sub>CC</sub> = 3v | 2.5 | | 2.7 | V | | T <sub>F</sub> | Die over temperature fault | | 115 | | 145 | °C | DS\_8024RN\_020 73S8024RN Data Sheet ## 13 Mechanical Drawing (20QFN) Figure 9: 20QFN Mechanical Drawing ## 14 Package Pin Designation (20QFN) CAUTION: Use handling procedures necessary for a static sensitive component Figure 10: 20QFN Pin Out DS\_8024RN\_020 73S8024RN Data Sheet ## 15 Mechanical Drawing (32QFN) Figure 11: 32QFN Mechanical Drawing ## 16 Package Pin Designation (32QFN) CAUTION: Use handling procedures necessary for a static sensitive component Figure 12: 32QFN Pin Out ### 17 Mechanical Drawing (SO) Figure 13: 28 Lead SO ### 18 Package Pin Designation (SO) CAUTION: Use handling procedures necessary for a static sensitive component Figure 14: 28SO 73S8024RN Pin Out ### 19 Ordering Information | Part Description | Order No. | Packaging Mark | |-----------------------------------------------------|-------------------|----------------| | 73S8024RN-SOL<br>28-pin Lead-Free SO | 73S8024RN-IL/F | 73S8024RN-IL | | 73S8024RN-SOL<br>28-pin Lead-Free SO Tape / Reel | 73S8024RN-ILR/F | 73S8024RN-IL | | 73S8024RN-32QFN<br>32-pin Lead-Free QFN | 73S8024RN-32IM/F | S8024RN | | 73S8024RN-32QFN<br>32-pin Lead-Free QFN Tape / Reel | 73S8024RN-32IMR/F | S8024RN | | 73S8024RN-20QFN<br>20-pin Lead-Free QFN | 73S8024RN-20IM/F | 8024RN | | 73S8024RN-20QFN<br>20-pin Lead-Free QFN Tape / Reel | 73S8024RN-20IMR/F | 8024RN | #### 20 Related Documentation The following 73S8024RN documents are available from Teridian Semiconductor Corporation: 73S8024RN Data Sheet (this document) 73S8024RN Combination 28SO/20QFN Demo Board User Guide 73S8024RN 28SO Demo Board User's Guide Achieving EMV Electrical Compliance with the TERIDIAN 73S8024RN Dual Footprint Layout 73S8024RN vs NXP TDA8024T Implementing the TERIDIAN 73S8024RN in NDS Applications #### 21 Contact Information For more information about Teridian Semiconductor products or to check the availability of the 73S8024RN, contact us at: 6440 Oak Canyon Road Suite 100 Irvine, CA 92618-5201 Telephone: (714) 508-8800 FAX: (714) 508-8878 Email: scr.support@teridian.com For a complete list of worldwide sales offices, go to http://www.teridian.com. #### **Revision History** | Revision | Date | Description | |----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.1 | 5/18/2004 | First publication. | | 1.2 | 11/5/2004 | | | 1.3 | 4/27/2005 | Added 20QFN package option and ordering information. Updated 32 QFN ordering information. | | 1.4 | 7/15/2005 | | | 1.5 | 8/23/2005 | | | 1.6 | 12/5/2007 | Removes leaded package options, replaces 32QFN punched with SAWN mechanical dimensions, update 28SO package dimensions. | | 1.7 | 1/17/2008 | Changed dimension of bottom exposed pad on 32QFN mechanical package figure. | | 1.8 | 1/19/2009 | In Figure 1, modified the device block diagram to make pin 2 a no connect. Also, changed the pin description. In Figure 9, changed the mechanical drawing for the 20QFN package. Added the NDS logo to page 1 and assigned document number. Added the Related Documentation and the Contact Information sections. | © 2009 Teridian Semiconductor Corporation. All rights reserved. Teridian Semiconductor Corporation is a registered trademark of Teridian Semiconductor Corporation. Simplifying System Integration is a trademark of Teridian Semiconductor Corporation. All other trademarks are the property of their respective owners. Teridian Semiconductor Corporation makes no warranty for the use of its products, other than expressly contained in the Company's warranty detailed in the Teridian Semiconductor Corporation standard Terms and Conditions. The company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice and does not make any commitment to update the information contained herein. Accordingly, the reader is cautioned to verify that this document is current by comparing it to the latest version on http://www.teridian.com or by checking with your sales representative. Teridian Semiconductor Corp., 6440 Oak Canyon Rd., Suite 100, Irvine, CA 92618 TEL (714) 508-8800, FAX (714) 508-8877, http://www.Teridian.com